

DCR number 658 Changes required for: Qualification Originator: John Wong

Date: 2011/05/27 Date sent: 2011/03/14 Organisation: ESA/ESTEC

Status: IMPLEMENTED

| Title:                                    | Integrated Circuits, Monolithic, CMOS Silicon on Sapphire 3.5 GHz Delta-Sigma Modulated |        |   |  |  |  |  |  |
|-------------------------------------------|-----------------------------------------------------------------------------------------|--------|---|--|--|--|--|--|
| Number:                                   | 9202/077                                                                                | Issue: | 1 |  |  |  |  |  |
| Other documents affected:                 |                                                                                         |        |   |  |  |  |  |  |
|                                           |                                                                                         |        |   |  |  |  |  |  |
| Page:                                     |                                                                                         |        |   |  |  |  |  |  |
| 1.2 Applicable I                          | Documents                                                                               |        |   |  |  |  |  |  |
| 2.1 Deviations                            | from Generic Specification                                                              |        |   |  |  |  |  |  |
| Paragraph:                                |                                                                                         |        |   |  |  |  |  |  |
| 1.2 Applicable I                          | 1.2 Applicable Documents                                                                |        |   |  |  |  |  |  |
| 2.1 Deviations from Generic Specification |                                                                                         |        |   |  |  |  |  |  |
| Original wording:                         |                                                                                         |        |   |  |  |  |  |  |
|                                           |                                                                                         |        |   |  |  |  |  |  |
|                                           |                                                                                         |        |   |  |  |  |  |  |

# Proposed wording:

Add the following deviation to 'Deviations from Screening Tests - Chart F3' (part of Appendix 'A' - Agreed Deviations for Peregrine Semiconductor Europe):

"Radiographic Inspection shall be performed in accordance with ESCC Basic Specification No. 20900. The Manufacturer may perform the inspection at any point during Screening Tests subsequent to Serialisation."

The text shall be added to the Description of Deviations column as a new item below "Room Temperature Electrical Measurements may be performed after Seal Test (Fine and Gross Leak)."

It follows that Paragraphs 1.2 (Applicable Documents) and 2.1 (Deviations from Generic Specification) are not affected.

The above change is also necessary for, and shall therefore be applied to, two other Detail Specs for components manufactured by PSE -

ESCC 9202/078 Issue 1;

ESCC 9202/079 Issue 1.



DCR number 658 Changes required for: Qualification Originator: John Wong

Date: 2011/05/27 Date sent: 2011/03/14 Organisation: ESA/ESTEC

Status: IMPLEMENTED

Justification:

New component will accummulate radiography inspection results.

Title: Integrated Circuits, Monolithic, CMOS Silicon on Sapphire 3.5 GHz Delta-Sigma Modulated

Number: 9202/077 Issue: 2

Other documents affected:

Page:

- 1.2 Applicable Documents
- 2.1 Deviations from Generic Specification

Paragraph:

- 1.2 Applicable Documents
- 2.1 Deviations from Generic Specification

Original wording:

Proposed wording:

Add the following deviation to 'Deviations from Screening Tests - Chart F3' (part of Appendix 'A' - Agreed Deviations for Peregrine Semiconductor Europe):

"Radiographic Inspection shall be performed in accordance with ESCC Basic Specification No. 20900. The Manufacturer may perform the inspection at any point during Screening Tests subsequent to Serialisation."

The text shall be added to the Description of Deviations column as a new item below "Room Temperature Electrical Measurements may be performed after Seal Test (Fine and Gross Leak)."

It follows that Paragraphs 1.2 (Applicable Documents) and 2.1 (Deviations from Generic Specification) are not affected.



DCR number 658 Originator: John Wong Changes required for: Qualification Date: 2011/05/27 Date sent: 2011/03/14 Organisation: ESA/ESTEC Status: IMPLEMENTED The above change is also necessary for, and shall therefore be applied to, two other Detail Specs for components manufactured by PSE -ESCC 9202/078 Issue 1; ESCC 9202/079 Issue 1. Justification: New component will accummulate radiography inspection results. Title: Integrated Circuits, Monolithic, CMOS Silicon on Sapphire 3.5 GHz Delta-Sigma Modulated 1 Number: 9202/077 Issue: Other documents affected: Page: 1.2 Applicable Documents 2.1 Deviations from Generic Specification Paragraph: 1.2 Applicable Documents 2.1 Deviations from Generic Specification Original wording: Proposed wording: Add the following deviation to 'Deviations from Screening Tests - Chart F3' (part of Appendix 'A' - Agreed Deviations for Peregrine Semiconductor Europe): "Radiographic Inspection shall be performed in accordance with ESCC Basic Specification No. 20900. The Manufacturer may perform the inspection at any point during Screening Tests subsequent to Serialisation."

The text shall be added to the Description of Deviations column

as a new item below "Room Temperature Electrical Measurements may be



DCR number 658 Originator: John Wong Changes required for: Qualification Date: 2011/05/27 Date sent: 2011/03/14 Organisation: ESA/ESTEC Status: IMPLEMENTED performed after Seal Test (Fine and Gross Leak)." It follows that Paragraphs 1.2 (Applicable Documents) and 2.1 (Deviations from Generic Specification) are not affected. The above change is also necessary for, and shall therefore be applied to, two other Detail Specs for components manufactured by PSE -ESCC 9202/078 Issue 1; ESCC 9202/079 Issue 1. Justification: New component will accummulate radiography inspection results. Title: Integrated Circuits, Monolithic, CMOS Silicon On Sapphire, 3.5GHz Integer-N PLL Frequency Number: 9202/078 Issue: 1 Other documents affected: 9202/079-1 Page: 1.2 Applicable Documents 2.1 Deviations from Generic Specification Paragraph: 1.2 Applicable Documents 2.1 Deviations from Generic Specification Original wording: Proposed wording: Add the following deviation to 'Deviations from Screening Tests - Chart F3' (part of Appendix 'A' - Agreed Deviations for Peregrine Semiconductor Europe):

The text shall be added to the Description of Deviations columnas a new item below "Room Temperature Electrical Measurements may be performed after Seal Test (Fine and Gross Leak)."

may perform the inspection at any point during Screening Tests subsequent to serialisation."

It follows that Paragraphs 1.2 (Applicable Documents) and 2.1 (Deviations from Generic Specification) are not affected.

"Radiographic Inspection shall be performed in accordance with ESCC Basic Specification No. 20900. The Manufacturer



DCR number 658 Changes required for: Qualification Originator: John Wong

Date: 2011/05/27 Date sent: 2011/03/14 Organisation: ESA/ESTEC

Status: IMPLEMENTED

The above change is also necessary for, and shall therefore be applied to, two other Detail Specs for components manufactured by PSE - ESCC 9202/078 Issue 1;ESCC 9202/079 Issue 1.

Justification:

New component will accummulate radiography inspection results.

Attachments:

9202077.pdf, 20900.pdf, 2099000[1].pdf, null

Modifications:

Add the following to 'Deviations from Screening Tests - Chart F3' (part of Appendix 'A' - Agreed Deviations for Peregrine Semiconductor Europe):

"Radiographic Inspection shall be performed in accordance with ESCC Basic Specification No. 20900. The Manufacturer may perform the inspection at any point during Screening Tests subsequent to Serialisation."

The text shall be added to the Description of Deviations column as a new item below "Room Temperature Electrical Measurements may be performed after Seal Test (Fine and Gross Leak)."

It follows that Paragraphs 1.2 (Applicable Documents) and 2.1 (Deviations from Generic Specification) are not affected.

The above change is also necessary for, and shall therefore be applied to, two other Detail Specs for components manufactured by PSE -

ESCC 9202/078 Issue 1; ESCC 9202/079 Issue 1.

Approval signature:

Date signed:

2011-05-27



Pages 1 to 37

# INTEGRATED CIRCUITS, MONOLITHIC, CMOS SILICON ON SAPPHIRE, 3.5GHZ DELTA-SIGMA MODULATED FRACTIONAL-N PLL FREQUENCY SYNTHESIZER

# **BASED ON TYPE PE33632**

**ESCC Detail Specification No. 9202/077** 

Issue 1 November 2010





# LEGAL DISCLAIMER AND COPYRIGHT

European Space Agency, Copyright © 2010. All rights reserved.

The European Space Agency disclaims any liability or responsibility, to any person or entity, with respect to any loss or damage caused, or alleged to be caused, directly or indirectly by the use and application of this ESCC publication.

This publication, without the prior permission of the European Space Agency and provided that it is not used for a commercial purpose, may be:

- copied in whole, in any medium, without alteration or modification.
- copied in part, in any medium, provided that the ESCC document identification, comprising the ESCC symbol, document number and document issue, is removed.



# **DOCUMENTATION CHANGE NOTICE**

(Refer to https://escies.org for ESCC DCR content)

| DCR No. | CHANGE DESCRIPTION |
|---------|--------------------|
|         |                    |



# **TABLE OF CONTENTS**

| <u>1.</u>    | GENERAL                                                               | <u>5</u>  |
|--------------|-----------------------------------------------------------------------|-----------|
| 1.1          | Scope                                                                 | 5         |
| 1.2          | Applicable Documents                                                  | 5         |
| 1.3          | Terms, Definitions, Abbreviations, Symbols and Units                  | 5         |
| 1.4          | The ESCC Component Number and Component Type Variants                 | 5         |
| 1.4.1        | The ESCC Component Number                                             | 5         |
| 1.4.2        | Component Type Variants                                               | 5         |
| 1.5          | Maximum Ratings                                                       | 5         |
| 1.6          | Handling Precautions                                                  | 6         |
| 1.7          | Physical Dimensions and Terminal Identification                       | 7         |
| 1.7.1        | Ceramic Quad Flat Package J-BEND (CQFPJ-68) - 68 Terminals            | 7         |
| 1.8          | Functional Diagram                                                    | 8         |
| 1.9          | Pin Assignment and Description                                        | 9         |
| 1.10         | Functional Description                                                | 12        |
| 1.10.1       | Overview                                                              | 12        |
| 1.10.2       | Main Counter Chain                                                    | 13        |
| 1.10.2.1     | Normal Operating Mode                                                 | 13        |
| 1.10.2.2     | Prescaler Bypass Mode                                                 | 13        |
| 1.10.3       | Reference Counter Chain                                               | 14        |
| 1.10.4       | Register Programming                                                  | 14        |
| 1.10.4.1     | Serial Interface Mode                                                 | 14        |
| 1.10.4.2     | Direct Interface Mode                                                 | 15        |
| 1.10.4.3     | Enhancement Register                                                  | 16        |
| 1.10.5       | Phase Detector                                                        | 16        |
| 1.11         | Input and Output Protection Networks                                  | 17        |
| <u>2.</u>    | REQUIREMENTS                                                          | <u>17</u> |
| 2.1          | General                                                               | 17        |
| 2.1.1        | Deviations from the Generic Specification                             | 18        |
| 2.1.1.1      | Deviations from Screening Tests - Chart F3                            | 18        |
| 2.2          | Marking                                                               | 18        |
| 2.3          | Electrical Measurements at Room, High and Low Temperatures            | 18        |
| 2.3.1        | Room Temperature Electrical Measurements                              | 18        |
| 2.3.2        | High and Low Temperatures Electrical Measurements                     | 29        |
| 2.4          | Parameter Drift Values                                                | 30        |
| 2.5          | Intermediate and End-Point Electrical Measurements                    | 30        |
| 2.6          | Power Burn-in Conditions                                              | 30        |
| 2.6.1        | Electrical Test Conditions                                            | 30        |
| 2.6.2        | Environmental Test Conditions                                         | 31        |
| 2.6.3        | Burn-in Stimulus                                                      | 31        |
| 2.6.4        | Burn-in Schematic                                                     | 32        |
| 2.7          | Operating Life Conditions                                             | 33        |
| 2.8          | Total Dose Radiation Testing                                          | 34        |
| 2.8.1        | Bias Conditions and Total Dose Level for Total Dose Radiation Testing | 34        |
| 2.8.2        | Electrical Measurements for Total Dose Radiation Testing              | 36        |
| APPENDIX 'A' |                                                                       | 37        |



## 1. GENERAL

## 1.1 <u>SCOPE</u>

This specification details the ratings, physical and electrical characteristics and test and inspection data for the component type variants and/or the range of components specified below. It supplements the requirements of, and shall be read in conjunction with, the ESCC Generic Specification listed under Applicable Documents.

## 1.2 APPLICABLE DOCUMENTS

The following documents form part of this specification and shall be read in conjunction with it:

- (a) ESCC Generic Specification No. 9000.
- (b) MIL-STD-883, Test Methods and Procedures for Microelectronics.

## 1.3 TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS

For the purpose of this specification, the terms, definitions, abbreviations, symbols and units specified in ESCC Basic Specification No. 21300 shall apply.

## 1.4 THE ESCC COMPONENT NUMBER AND COMPONENT TYPE VARIANTS

## 1.4.1 <u>The ESCC Component Number</u>

The ESCC Component Number shall be constituted as follows:

Example: 920207701R

Detail Specification Reference: 9202077Component Type Variant Number: 01

Total Dose Radiation Level Letter: R (as required)

# 1.4.2 <u>Component Type Variants</u>

The component type variants applicable to this specification are as follows:

| Variant<br>Number | Based on Type | Case     | Lead/Terminal Material and<br>Finish | Weight<br>max g | Total Dose<br>Radiation Level<br>Letter |
|-------------------|---------------|----------|--------------------------------------|-----------------|-----------------------------------------|
| 01                | PE33632       | CQFPJ-68 | G2                                   | 10              | R [100kRAD(Si)]                         |

The lead/terminal material and finish shall be in accordance with the requirements of ESCC Basic Specification No. 23500.

Total dose radiation level letters are defined in ESCC Basic Specification No. 22900. If an alternative radiation test level is specified in the Purchase Order the letter shall be changed accordingly.

## 1.5 MAXIMUM RATINGS

The maximum ratings shall not be exceeded at any time during use or storage. Prolonged use of the





device at the maximum ratings may reduce the device's overall reliability.

Maximum ratings shall only be exceeded during testing to the extent specified in this specification and when stipulated in Test Methods and Procedures of the ESCC Generic Specification.

| Characteristics                       | Symbols              | Maximum Ratings              | Units | Remarks          |
|---------------------------------------|----------------------|------------------------------|-------|------------------|
| Supply Voltage Range                  | $V_{DD}$             | -0.3 to 4                    | V     | Note 1           |
| Input Voltage Range                   | V <sub>IN</sub>      | -0.3 to V <sub>DD</sub> +0.3 | V     | Note 2           |
| DC Input Current Range                | I <sub>IN</sub>      | -10 to +10                   | mA    |                  |
| DC Output Current Range               | l <sub>out</sub>     | -90 to +110                  | mA    | Note 3           |
| Device Power Dissipation (Continuous) | P <sub>D</sub>       | 500                          | mW    |                  |
| Operating Temperature Range           | T <sub>op</sub>      | -40 to +85                   | °C    | T <sub>amb</sub> |
| Storage Temperature Range             | T <sub>stg</sub>     | -65 to +150                  | °C    |                  |
| Junction Temperature                  | Tj                   | +150                         | °C    |                  |
| Thermal Resistance, Junction to Case  | R <sub>th(j-c)</sub> | 15                           | °C/W  |                  |
| Soldering Temperature                 | T <sub>sol</sub>     | +260                         | °C    | Note 4           |

## **NOTES:**

- All voltages are with respect to  $V_{SS}$ . Device is functional for  $2.85 \le V_{DD} \le 3.45 V$ .
- V<sub>DD</sub> + 0.3V shall not exceed 4V.
- The maximum output current of any single output for a maximum duration of 1 second.
- Duration 10 seconds maximum at a distance of not less than 1.6mm from the device body and the same terminal shall not be re-soldered until 3 minutes have elapsed.

#### 1.6 HANDLING PRECAUTIONS

These devices are susceptible to damage by electrostatic discharge. Therefore, suitable precautions shall be employed for protection during all phases of manufacture, testing, packaging, shipment and any handling.

These components are categorised as Class 1 per ESCC Basic Specification No. 23800 with a minimum Critical Path Failure Voltage of 1000 Volts for all pins except DOUT, which has a minimum Critical Path Failure Voltage of 300 Volts. DOUT is a test pin only and does not affect functionality, operation or performance.



# 1.7 PHYSICAL DIMENSIONS AND TERMINAL IDENTIFICATION

# 1.7.1 <u>Ceramic Quad Flat Package J-BEND (CQFPJ-68) - 68 Terminals</u>



| Symbols | Dimension | Notes         |   |  |
|---------|-----------|---------------|---|--|
| Symbols | Min       | Notes         |   |  |
| Α       | 3.124 T   | PICAL         | 1 |  |
| A1      | 1.82      | 2.24          |   |  |
| b1      | 0.432 T   | 1             |   |  |
| b2      | 0.762 T   | 0.762 TYPICAL |   |  |
| c1      | 0.152     | 0.254         | 1 |  |
| D/E     | 24.89     | 25.4          |   |  |



| Symbols | Dimensio    | Notes |       |
|---------|-------------|-------|-------|
| Symbols | Min         | Max   | Notes |
| D1/E1   | 23.82       | 24.44 |       |
| е       | 1.27        | BSC   | 1, 2  |
| e1      | 20.06       | 20.58 | 3     |
| F       | 0.889 T     | 1     |       |
| L       | 0.508 T     | 1     |       |
| N       | 17 TERMINAL | 3     |       |
| R       | 0.762 T     | 1, 6  |       |

# **NOTES:**

- 1. Applies to all 68 terminals (17 per side).
- 2. 64 places. The true position pin spacing is 1.27mm between centrelines. Each pin centreline shall be located within ±0.13mm of its true longitudinal position relative to the package centrelines.
- 3. 4 places.
- 4. A terminal identification mark shall be located in the region of Pin 1 as shown. Terminal numbers shall increase counter clockwise when viewed as shown starting from the centre terminal (Pin 1).
- 5. Index corner: Terminal identification is specified by reference to the index corner as shown.
- 6. Radius.

# 1.8 FUNCTIONAL DIAGRAM





# 1.9 PIN ASSIGNMENT AND DESCRIPTION

The table below describes each pin's assignment, type and standard, plus a brief description of its functionality.

| Pin<br>No. | Pin Name        | Pin Type | Pin<br>Standard | Valid Mode | Description                            |
|------------|-----------------|----------|-----------------|------------|----------------------------------------|
| Top sid    | e<br>e          |          |                 |            |                                        |
| 1          | R <sub>0</sub>  | Input    | CMOS            | Direct     | R Counter, bit 0 (LSB).                |
| 2          | R <sub>1</sub>  | Input    | CMOS            | Direct     | R Counter, bit 1.                      |
| 3          | R <sub>2</sub>  | Input    | CMOS            | Direct     | R Counter, bit 2.                      |
| 4          | R <sub>3</sub>  | Input    | CMOS            | Direct     | R Counter, bit 3.                      |
| 5          | R <sub>4</sub>  | Input    | CMOS            | Direct     | R Counter, bit 4.                      |
| 6          | R <sub>5</sub>  | Input    | CMOS            | Direct     | R Counter, bit 5 (MSB).                |
| 7          | K <sub>0</sub>  | Input    | CMOS            | Direct     | K Counter, bit 0 (LSB).                |
| 8          | K <sub>1</sub>  | Input    | CMOS            | Direct     | K Counter, bit 1.                      |
| 9          | V <sub>SS</sub> | Ground   | -               | -          | V <sub>SS</sub>                        |
| Left-har   | nd side         |          |                 |            |                                        |
| 10         | $V_{DD}$        | Power    | -               | -          | Digital core V <sub>DD</sub> (Note 1). |
| 11         | K <sub>2</sub>  | Input    | CMOS            | Direct     | K Counter, bit 2.                      |
| 12         | K <sub>3</sub>  | Input    | CMOS            | Direct     | K Counter, bit 3.                      |
| 13         | K <sub>4</sub>  | Input    | CMOS            | Direct     | K Counter, bit 4.                      |
| 14         | K <sub>5</sub>  | Input    | CMOS            | Direct     | K Counter, bit 5.                      |
| 15         | K <sub>6</sub>  | Input    | CMOS            | Direct     | K Counter, bit 6.                      |
| 16         | K <sub>7</sub>  | Input    | CMOS            | Direct     | K Counter, bit 7.                      |
| 17         | K <sub>8</sub>  | Input    | CMOS            | Direct     | K Counter, bit 8.                      |
| 18         | K <sub>9</sub>  | Input    | CMOS            | Direct     | K Counter, bit 9.                      |
| 19         | K <sub>10</sub> | Input    | CMOS            | Direct     | K Counter, bit 10.                     |
| 20         | K <sub>11</sub> | Input    | CMOS            | Direct     | K Counter, bit 11.                     |
| 21         | K <sub>12</sub> | Input    | CMOS            | Direct     | K Counter, bit 12.                     |
| 22         | K <sub>13</sub> | Input    | CMOS            | Direct     | K Counter, bit 13.                     |
| 23         | K <sub>14</sub> | Input    | CMOS            | Direct     | K Counter, bit 14.                     |
| 24         | K <sub>15</sub> | Input    | CMOS            | Direct     | K Counter, bit 15.                     |
| 25         | K <sub>16</sub> | Input    | CMOS            | Direct     | K Counter, bit 16.                     |
| 26         | K <sub>17</sub> | Input    | CMOS            | Direct     | K Counter, bit 17 (MSB).               |
| Bottom     | side            |          |                 | 1          |                                        |
| 27         | V <sub>DD</sub> | Power    | -               | -          | Digital core V <sub>DD</sub> (Note 1). |
| 28         | V <sub>SS</sub> | Ground   | -               | -          | V <sub>SS</sub>                        |
| 29         | M <sub>0</sub>  | Input    | CMOS            | Direct     | M Counter, bit 0 (LSB).                |





| Pin<br>No. | Pin Name        | Pin Type | Pin<br>Standard | Valid Mode | Description                                                                                                                                                                  |  |
|------------|-----------------|----------|-----------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 30         | M <sub>1</sub>  | Input    | CMOS            | Direct     | M Counter, bit 1.                                                                                                                                                            |  |
| 31         | M <sub>2</sub>  | Input    | CMOS            | Direct     | M Counter, bit 2.                                                                                                                                                            |  |
| 32         | M <sub>3</sub>  | Input    | CMOS            | Direct     | M Counter, bit 3.                                                                                                                                                            |  |
| 33         | M <sub>4</sub>  | Input    | CMOS            | Direct     | M Counter, bit 4.                                                                                                                                                            |  |
|            | S_WR            |          |                 | Serial     | Serial load enable input. While S_WR is "low", Sdata can be serially clocked. Primary register data are transferred to the secondary register on S_WR or HOP_WR rising edge. |  |
| 34         | M <sub>5</sub>  | Input    | CMOS            | Direct     | M Counter, bit 5.                                                                                                                                                            |  |
|            | SDATA           |          |                 | Serial     | Binary serial data input. Input data entered MSB first.                                                                                                                      |  |
| 35         | M <sub>6</sub>  | Input    | CMOS            | Direct     | M Counter, bit 6.                                                                                                                                                            |  |
|            | SCLK            |          |                 | Serial     | Serial clock input. Sdata is clocked serially into the 20-bit primary register (E_WR "low") or the 8-bit enhancement register (E_WR "high") on the rising edge of SCLK.      |  |
| 36         | M <sub>7</sub>  | Input    | CMOS            | Direct     | M Counter, bit 7.                                                                                                                                                            |  |
| 37         | M <sub>8</sub>  | Input    | CMOS            | Direct     | M Counter, bit 8 (MSB).                                                                                                                                                      |  |
| 38         | A <sub>0</sub>  | Input    | CMOS            | Direct     | A Counter, bit 0 (LSB).                                                                                                                                                      |  |
| 39         | A <sub>1</sub>  | Input    | CMOS            | Direct     | A Counter, bit 1.                                                                                                                                                            |  |
|            | E_WR            |          |                 | Serial     | Enhancement register write enable. While E_WR is "high", Sdata can be serially clocked into the enhancement register on the rising edge of SCLK.                             |  |
| 40         | A <sub>2</sub>  | Input    | CMOS            | Direct     | A Counter, bit 2.                                                                                                                                                            |  |
| 41         | A <sub>3</sub>  | Input    | CMOS            | Direct     | A Counter, bit 3 (MSB).                                                                                                                                                      |  |
| 42         | DIRECT          | Input    | CMOS            | Both       | Direct mode select. "high" enables direct mode, "low" enables serial mode.                                                                                                   |  |
| 43         | PRE_EN          | Input    | CMOS            | Direct     | Prescaler enable, active "low". When "high", FIN bypasses the prescaler.                                                                                                     |  |
| Right-h    | Right-hand side |          |                 |            |                                                                                                                                                                              |  |
| 44         | V <sub>DD</sub> | Power    | -               | -          | Digital core V <sub>DD</sub> (Note 1).                                                                                                                                       |  |
| 45         | V <sub>SS</sub> | Ground   | -               | -          | V <sub>SS</sub>                                                                                                                                                              |  |
| 46         | V <sub>DD</sub> | Power    | -               | -          | Prescaler V <sub>DD</sub> (Note 1).                                                                                                                                          |  |
| 47         | FIN             | Input    | RF              | Both       | Prescaler input from the VCO. Maximum frequency 3.5GHz.                                                                                                                      |  |





| Pin<br>No. | Pin Name        | Pin Type | Pin<br>Standard              | Valid Mode | Description                                                                                                                                                                                                        |
|------------|-----------------|----------|------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 48         | FIN             | Input    | RF                           | Both       | Prescaler complementary input. A bypass capacitor should be placed as close as possible to this pin and be connected in series with a $50\Omega$ resistor directly to the ground plane.                            |
| 49         | V <sub>SS</sub> | Ground   | -                            | -          | V <sub>SS</sub>                                                                                                                                                                                                    |
| 50         | CEXT            | Output   | CMOS<br>(high<br>resistance) | Both       | Logical "NAND" of PD_U and PD_D terminated through an on-chip, $2k\Omega$ series resistor. Connecting Cext to an external capacitor will low pass filter the input to the inverting amplifier used for driving LD. |
| 51         | LD              | Output   | Open<br>Drain                | Both       | Lock detect and open drain logical inversion of Cext. When the loop is in lock, LD is high impedance, otherwise LD is a logic "low" ("0").                                                                         |
| 52         | DOUT            | Output   | CMOS<br>(low<br>current)     | Both       | Data Out function, enabled in enhancement mode.                                                                                                                                                                    |
| 53         | $V_{DD}$        | Power    | -                            | -          | Output driver V <sub>DD</sub> (Note 1).                                                                                                                                                                            |
| 54         | V <sub>SS</sub> | Ground   | -                            | -          | V <sub>SS</sub>                                                                                                                                                                                                    |
| 55         | PD_D            | Output   | CMOS                         | Both       | PD_D pulses down when f <sub>p</sub> leads f <sub>c</sub> .                                                                                                                                                        |
| 56         | NC              | -        | -                            | -          | Not Connected.                                                                                                                                                                                                     |
| 57         | PD_U            | Output   | CMOS                         | Both       | PD_U pulses down when f <sub>c</sub> leads f <sub>p</sub> .                                                                                                                                                        |
| 58         | V <sub>SS</sub> | Ground   | -                            | -          | V <sub>SS</sub>                                                                                                                                                                                                    |
| 59         | $V_{DD}$        | Power    | -                            | -          | Output driver V <sub>DD</sub> (Note 1).                                                                                                                                                                            |
| 60         | V <sub>DD</sub> | Power    | -                            | -          | Phase detector V <sub>DD</sub> (Note 1).                                                                                                                                                                           |
| Top sid    | е               |          |                              |            |                                                                                                                                                                                                                    |
| 61         | V <sub>SS</sub> | Ground   | -                            | -          | V <sub>SS</sub>                                                                                                                                                                                                    |
| 62         | FR              | Input    | CMOS                         | Both       | Reference frequency input.                                                                                                                                                                                         |
| 63         | $V_{DD}$        | Power    | -                            | -          | Reference V <sub>DD</sub> (Note 1).                                                                                                                                                                                |
| 64         | $V_{DD}$        | Power    | -                            | -          | Digital core V <sub>DD</sub> (Note 1).                                                                                                                                                                             |
| 65         | ENH             | Input    | CMOS                         | Both       | Enhancement mode. When asserted "low" ("0"), enhancement register bit s are functional.                                                                                                                            |
| 66         | NC              | -        | -                            | -          | Not Connected.                                                                                                                                                                                                     |
| 67         | MS2_SEL         | Input    | CMOS                         | Both       | MASH 1-1 select. "high" selects MASH 1-1 mode, "low" selects the MASH 1-1-1 mode.                                                                                                                                  |





| Pin<br>No. | Pin Name | Pin Type | Pin<br>Standard | Valid Mode | Description                                                                                                                                                                                                                                                      |
|------------|----------|----------|-----------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 68         | RAND_EN  | Input    | CMOS            | Both       | K register LSB toggle enable. "high" enables the toggling of LSB. This is equivalent to having an additional bit for the LSB of K register. The frequency offset as a result of enabling this bit is the Phase Detector comparison frequency / 2 <sup>19</sup> . |

## **NOTES:**

- 1. All  $V_{DD}$  pins are connected by diodes and must be supplied with the same positive voltage level.
- 2. All digital input pins (i.e. CMOS inputs of Group 1 below) have a  $70k\Omega$  pull-down resistor to ground.

The table below describes the pin groups to be tested.

| Group No. | Туре                        | Total No.<br>of Pins | Pin Numbers                               |
|-----------|-----------------------------|----------------------|-------------------------------------------|
| 1         | CMOS Input with Pull-down   | 42                   | 1 to 8, 11 to 26, 29 to 43, 65, 67 and 68 |
| 2         | CMOS Input                  | 1                    | 62 (FR)                                   |
| 3         | RF Input                    | 2                    | 47 (FIN) and 48 (FIN)                     |
| 4         | High Current CMOS Output    | 2                    | 55 (PD_D) and 57 (PD_U)                   |
| 5         | Low Current CMOS Output     | 1                    | 52 (DOUT)                                 |
| 6         | High Resistance CMOS Output | 1                    | 50 (Cext)                                 |
| 7         | Open Drain Output           | 1                    | 51 (LD)                                   |
| 8         | Power                       | 9                    | 10, 27, 44, 46, 53, 59, 60, 63 and 64     |
| 9         | Ground                      | 7                    | 9, 28, 45, 49, 54, 58 and 61              |

# 1.10 FUNCTIONAL DESCRIPTION

# 1.10.1 <u>Overview</u>

The PE33632 consists of a prescaler, several counters, an 18-bit delta-sigma modulator (DSM) and a phase detector. The dual modulus prescaler divides the VCO frequency by either 10 or 11, depending on the value of the modulus select. Counters "R" and "M" divide the reference and prescaler outputs, respectively, by the integer values stored in a 20-bit register. An additional counter ("A") is used in the modulus select logic. The DSM modulates the A Counter outputs in order to achieve the desired fractional step.

The phase-frequency detector generates up and down frequency control signals. Data is written into the internal registers via a three-wire serial bus. There are also various operational and test modes and a lock detect output.



## 1.10.2 Main Counter Chain

## 1.10.2.1 Normal Operating Mode

Setting the  $\overline{PRE\_EN}$  control bit "low" enables the  $\div 10/11$  prescaler. The main counter chain then divides the RF input frequency (f<sub>in</sub>) by an integer or fractional number derived from the values in the "M", "A" Counters and the DSM input word K. The accumulator size is 18-bit, so the fractional value is fixed from the ratio K/2<sup>18</sup>. There is an additional bit in the DSM that acts like an extra bit (19th bit). This bit is enabled by asserting the pin RAND\_EN to "high". Enabling this bit has the benefit of reducing the spurious levels. However, a small frequency offset will occur. This positive frequency offset is calculated with the following equation:

$$f_{\text{offset}} = (f_r/(R+1))/2^{19}$$
 (1)

All of the following equations do not take into account this frequency offset. If this offset is important to a specific frequency plan, appropriate account needs to be taken.

In the normal mode, the output from the main counter chain  $(f_p)$  is related to the VCO frequency  $(f_{in})$  by the following equation:

$$f_p = f_{in}/[10 \times (M + 1) + A + K/2^{18}]$$
 (2)

Where  $A \le M + 1$ ,  $1 \le M \le 511$ 

When the loop is locked,  $f_{in}$  is related to the reference frequency  $(f_r)$  by the following equation:

$$f_{in} = [10 \times (M+1) + A + K/2^{18}] \times (f_r/(R+1))$$
 (3)

Where 
$$A \le M + 1$$
,  $1 \le M \le 511$ 

A consequence of the upper limit on A is that  $f_{in}$  must be greater than or equal to 90 x ( $f_r$  / (R + 1)) to obtain contiguous channels. The A Counter can accept values as high as 15, but in typical operation it will cycle from 0 to 9 between increments in M.

Programming the M Counter with the minimum allowed value of "1" will result in a minimum M Counter divide ratio of "2".

## 1.10.2.2 Prescaler Bypass Mode

Setting the frequency control register bit  $\overline{PRE\_EN}$  "high" allows  $f_{in}$  to bypass the  $\div 10/11$  prescaler. In this mode, the prescaler and A Counter are powered down, and the input VCO frequency is divided by the M Counter directly. The following equation relates  $f_{in}$  to the reference frequency ( $f_r$ ):

$$f_{in} = (M + 1) \times (f_r/(R + 1))$$
 (4)

Where  $1 \le M \le 511$ 

In this mode, neither the A Counter nor the K Counter is used and therefore only integer-N operation is possible.



## 1.10.3 Reference Counter Chain

The reference counter chain divides the reference frequency ( $f_r$ ) down to the phase detector comparison frequency ( $f_c$ ).

The output frequency of the 6-bit R Counter is related to the reference frequency by the following equation:

$$f_{c} = f_{r}/(R+1) \tag{5}$$

Where  $0 \le R \le 63$ 

Note that programming R with "0" will pass the reference frequency (f<sub>r</sub>) directly to the phase detector.

# 1.10.4 Register Programming

## 1.10.4.1 Serial Interface Mode

While the E\_WR input is "low" and the S\_WR input is "low", serial input data (SDATA input),  $B_0$  to  $B_{20}$ , are clocked serially into the primary register on the rising edge of SCLK, MSB ( $B_0$ ) first. The LSB is used as the address bit. When "0", the contents from the primary register are transferred to the secondary register on the rising edge of S\_WR according to the timing chart shown below. When "1", data are transferred to the auxiliary register according to the same timing chart. The secondary register is used to program the various counters, while the auxiliary register is used to program the DSM.

Data are transferred to the counters as shown in the tables below.

While the E\_WR input is "high" and the S\_WR input is "low", serial input data (SDATA input),  $B_0$  to  $B_7$ , are clocked serially to the enhancement register on the rising edge of SCLK, MSB ( $B_0$ ) first. The enhancement register is double buffered to prevent inadvertent control changes during serial loading, with buffer capture of the serially entered data performed on the falling edge of E\_WR according to the timing chart shown below. After the falling edge of E\_WR, the data provide control bits as shown in the tables below will have their bit functionality enabled by asserting the  $\overline{ENH}$  input "low".



# Serial Interface Timing Chart



# 1.10.4.2 Direct Interface Mode

Direct Interface Mode is selected by setting the DIRECT Input "high". Counter control bits are set directly at the pins as shown in the tables below.

# Secondary Register Programming

| Interface<br>Mode | ENH | R <sub>5</sub> | R <sub>4</sub> | M <sub>8</sub> | M <sub>7</sub> | PRE_EN         | M <sub>6</sub> | M <sub>5</sub> | M <sub>4</sub> | Мз             | M <sub>2</sub> | M <sub>1</sub>  | M <sub>0</sub>  | R <sub>3</sub>  | R <sub>2</sub>  | R <sub>1</sub>  | R <sub>0</sub>  | <b>A</b> <sub>3</sub> | A <sub>2</sub>  | A <sub>1</sub>  | A <sub>0</sub>  | Address |
|-------------------|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------------|-----------------|-----------------|-----------------|---------|
| Direct            | 1   | R <sub>5</sub> | R <sub>4</sub> | M <sub>8</sub> | M <sub>7</sub> | PRE_EN         | M <sub>6</sub> | M <sub>5</sub> | M <sub>4</sub> | M <sub>3</sub> | M <sub>2</sub> | M <sub>1</sub>  | M <sub>0</sub>  | R <sub>3</sub>  | R <sub>2</sub>  | R <sub>1</sub>  | R <sub>0</sub>  | A <sub>3</sub>        | A <sub>2</sub>  | A <sub>1</sub>  | A <sub>0</sub>  | Х       |
| Serial (1)        | 1   | B <sub>0</sub> | B <sub>1</sub> | B <sub>2</sub> | B <sub>3</sub> | B <sub>4</sub> | B <sub>5</sub> | B <sub>6</sub> | B <sub>7</sub> | B <sub>8</sub> | B <sub>9</sub> | B <sub>10</sub> | B <sub>11</sub> | B <sub>12</sub> | B <sub>13</sub> | B <sub>14</sub> | B <sub>15</sub> | B <sub>16</sub>       | B <sub>17</sub> | B <sub>18</sub> | B <sub>19</sub> | 0       |

↑MSB (first in) LSB (last in) ↑

# Auxiliary Register Bit Programming

| Interface<br>Mode | ENH | K <sub>17</sub> | K <sub>16</sub> | K <sub>15</sub> | K <sub>14</sub> | K <sub>13</sub> | K <sub>12</sub> | K <sub>11</sub> | K <sub>10</sub> | K <sub>9</sub> | K <sub>8</sub> | K <sub>7</sub>  | K <sub>6</sub>  | K <sub>5</sub>  | K <sub>4</sub>  | K <sub>3</sub>  | K <sub>2</sub>  | K <sub>1</sub>  | K <sub>0</sub>  | Rese            | erved           | Address |
|-------------------|-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|---------|
| Direct            | 1   | K <sub>17</sub> | K <sub>16</sub> | K <sub>15</sub> | K <sub>14</sub> | K <sub>13</sub> | K <sub>12</sub> | K <sub>11</sub> | K <sub>10</sub> | K <sub>9</sub> | K <sub>8</sub> | K <sub>7</sub>  | K <sub>6</sub>  | K <sub>5</sub>  | K <sub>4</sub>  | K <sub>3</sub>  | K <sub>2</sub>  | K <sub>1</sub>  | K <sub>0</sub>  | Х               | Х               | Х       |
| Serial (1)        | 1   | B <sub>0</sub>  | B <sub>1</sub>  | B <sub>2</sub>  | В <sub>3</sub>  | B <sub>4</sub>  | B <sub>5</sub>  | В <sub>6</sub>  | B <sub>7</sub>  | B <sub>8</sub> | B <sub>9</sub> | B <sub>10</sub> | B <sub>11</sub> | B <sub>12</sub> | B <sub>13</sub> | B <sub>14</sub> | B <sub>15</sub> | B <sub>16</sub> | B <sub>17</sub> | B <sub>18</sub> | B <sub>19</sub> | 1       |

 $\uparrow$ MSB (first in) LSB (last in)  $\uparrow$ 



# **Enhancement Register Programming**

| Interface<br>Mode | ENH | Reserved       | Reserved       | FP<br>Output   | Power<br>Down  | Counter<br>Load | MSEL<br>Output | FC<br>Output   | LD<br>Disable  |
|-------------------|-----|----------------|----------------|----------------|----------------|-----------------|----------------|----------------|----------------|
| Serial (2)        | 0   | B <sub>0</sub> | B <sub>1</sub> | B <sub>2</sub> | В <sub>3</sub> | B <sub>4</sub>  | B <sub>5</sub> | B <sub>6</sub> | B <sub>7</sub> |

↑MSB (first in) LSB (last in) ↑

#### NOTES:

- Serial data clocked serially on SCLK rising edge while E\_WR "low" and captured in secondary register on S\_WR rising edge.
- Serial data clocked serially on SCLK rising edge while E\_WR "high" and captured in double buffer on E\_WR falling edge.

## 1.10.4.3 Enhancement Register

The functions of the enhancement register bits are shown below with all bits active "high".

| Bit Number | Bit Function | Description                                                                                   |
|------------|--------------|-----------------------------------------------------------------------------------------------|
| 0          | Reserved     | Reserve bit - program to 0.                                                                   |
| 1          | Reserved     | Reserve bit - program to 0.                                                                   |
| 2          | FP Output    | Drives the M Counter output onto the DOUT output.                                             |
| 3          | Power Down   | Power down of all functions except programming interface.                                     |
| 4          | Counter Load | Immediate and continuous load of counter programming.                                         |
| 5          | MSEL Output  | Drives the internal dual modulus prescaler modulus select (MSEL) output onto the DOUT output. |
| 6          | FC Output    | Drives the reference counter output onto the DOUT output.                                     |
| 7          | LD Disable   | Disables the LD pin for quieter operation.                                                    |

# 1.10.5 Phase Detector

The phase detector is triggered by rising edges from the main Counter ( $f_p$ ) and the reference Counter ( $f_c$ ). It has two outputs, namely PD\_U and PD\_D. If the divided VCO leads the divided reference in phase or frequency ( $f_p$  leads  $f_c$ ), PD\_D pulses "low". If the divided reference leads the divided VCO in phase or frequency ( $f_c$  leads  $f_p$ ), PD\_U pulses "low". The width of either pulse is directly proportional to phase offset between the two input signals,  $f_p$  and  $f_c$ .

For the UP and DOWN mode, PD\_U and PD\_D drive an active loop filter which controls the VCO tune voltage. The phase detector gain is equal to  $V_{DD}/2\pi$ .

PD\_U pulses cause an increase in VCO frequency and PD\_D pulses cause a decrease in VCO frequency, for a positive Kv VCO.

A "lock detect" output, LD, is also provided via the pin Cext. Cext is the logical "NAND" of PD\_U and PD\_D waveforms, which is driven through a serial  $2k\Omega$  resistor. Connecting Cext to an external shunt capacitor provides low pass filtering of this signal. Cext also drives the input of an internal inverting comparator with an open drain output. Thus LD is an "AND" function of PD\_U and PD\_D.



# 1.11 <u>INPUT AND OUTPUT PROTECTION NETWORKS</u>



# 2. REQUIREMENTS

# 2.1 GENERAL

The complete requirements for procurement of the components specified herein are as stated in this specification and the ESCC Generic Specification. Permitted deviations from the Generic Specification, applicable to this specification only, are listed below.

Permitted deviations from the Generic Specification and this Detail Specification, formally agreed with specific Manufacturers on the basis that the alternative requirements are equivalent to the ESCC requirement and do not affect the component's reliability, are listed in the appendices attached to this specification.



# 2.1.1 <u>Deviations from the Generic Specification</u>

# 2.1.1.1 Deviations from Screening Tests - Chart F3

High Temperature Reverse Bias Burn-in and the subsequent Final Measurements for HTRB Burn-in shall be omitted.

## 2.2 MARKING

The marking shall be in accordance with the requirements of ESCC Basic Specification No. 21700 and as follows.

The information to be marked on the component shall be:

- (a) Terminal identification.
- (b) The ESCC qualified components symbol (for ESCC qualified components only).
- (c) The ESCC Component Number.
- (d) Traceability information.

## 2.3 <u>ELECTRICAL MEASUREMENTS AT ROOM, HIGH AND LOW TEMPERATURES</u>

Electrical measurements shall be performed at room, high and low temperatures.

# 2.3.1 Room Temperature Electrical Measurements

The measurements shall be performed at  $T_{amb}$ =+22 ±3°C.

| Characteristics                             | Symbols           | MIL-STD-883 | Test Conditions                                                                                                    | Lin  | nits | Units |
|---------------------------------------------|-------------------|-------------|--------------------------------------------------------------------------------------------------------------------|------|------|-------|
|                                             |                   | Test Method |                                                                                                                    | Min  | Max  |       |
| Input Clamp<br>Voltage to V <sub>SS</sub>   | V <sub>ICL</sub>  | 3022        | Inputs: Pin Groups 1 to 3 Outputs: Pin Groups 4 to 7 $V_{DD}=V_{SS}=0V$ $I_{IN}=200\mu A$ Note 1                   | -1.5 | 1    | V     |
| Input Clamp<br>Voltage to V <sub>DD</sub>   | V <sub>ICH</sub>  | 3022        | Inputs: Pin Groups 1 to 3 Outputs: Pin Groups 4 to 7 $V_{DD}=V_{SS}=0V$ $I_{IN}=-200\mu A$ Note 1                  | -    | 1.5  | V     |
| Shorts / Continuity<br>Check                | V <sub>SH</sub>   | -           | Inputs: Pin Groups 1 to 3 Outputs: Pin Groups 4 to 7 $V_{DD}=V_{SS}=0V$ $I_{IN}=-200\mu A$ Note 1                  | -    | 200  | mV    |
| Standby Supply<br>Current with<br>Prescaler | I <sub>DDQ1</sub> | 3005        | V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V<br>Use pattern <i>mode</i> , stop at<br>label <i>pdwn_sp</i><br>Note 3 | -    | 500  | μА    |



| Characteristics                                         | Symbols              | MIL-STD-883 | Test Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Lin  | nits | Units |
|---------------------------------------------------------|----------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|
|                                                         |                      | Test Method |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Min  | Max  |       |
| Dynamic Supply<br>Current with<br>Prescaler             | I <sub>DDOPENA</sub> | 3005        | $\begin{split} &V_{DD}\text{=}3.45\text{V},V_{SS}\text{=}0\text{V}\\ &V_{IH}\text{=}3.45\text{V},V_{IL}\text{=}0\text{V}\\ &(\text{Pin Groups 1 to 3})\\ &V_{OH}\text{=}1.8\text{V},V_{OL}\text{=}1.3\text{V}\\ &I_{OL}\text{=}I_{OH}\text{=}0\text{A}(\text{Pin Groups 4 to 6})\\ &I_{OL}\text{=}\text{-}1\text{mA}(\text{Pin Group 7})\\ &C_{LOAD}\text{<}62\text{pF}\\ &\text{Use pattern}\\ &\textit{main\_pattern@}10\text{MHz}\\ &\text{Loop from first to last}\\ &\text{vector}\\ &\text{Note 2} \end{split}$ | 20   | 45   | mA    |
| Dynamic Supply<br>Current without<br>Prescaler          | IDDOPDIS             | 3005        | $\begin{split} &V_{DD}{=}3.45\text{V},  V_{SS}{=}0\text{V} \\ &V_{IH}{=}3.45\text{V},  V_{IL}{=}0\text{V} \\ &(\text{Pin Groups 1 to 3}) \\ &V_{OH}{=}1.8\text{V},  V_{OL}{=}1.3\text{V} \\ &I_{OL}{=}I_{OH}{=}0\text{A (Pin Groups 4 to 6}) \\ &I_{OL}{=}{-}1\text{mA (Pin Group 7}) \\ &C_{LOAD}{<}62\text{pF} \\ &U\text{se pattern} \\ &\textit{main\_pattern@}10\text{MHz} \\ &L\text{oop from first to last} \\ &\text{vector} \\ &\text{Note 2} \end{split}$                                                   | 8    | 20   | mA    |
| Functional Test,<br>Typical Voltage<br>(Relaxed Limits) | -                    | 3014        | $V_{DD}$ =3.3V, $V_{SS}$ =0V<br>$V_{IH}$ =3.3V, $V_{IL}$ =0V (Pin<br>Groups 1 to 3)<br>$V_{OH}$ =1.8V, $V_{OL}$ =1.3V<br>$I_{OL}$ = $I_{OH}$ =0A (Pin Groups 4 to 6)<br>$I_{OL}$ =-0A (Pin Group 7)<br>$C_{LOAD}$ <62pF<br>Use patterns $main\_pattern$ (between labels "main_st"<br>and "end_u_d") and $dsm\_p1$ @ 10MHz<br>Note 4                                                                                                                                                                                   | Go/N | loGo | -     |



| Characteristics                                                    | Symbols          | MIL-STD-883 | Test Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                           | Lin     | nits | Units |
|--------------------------------------------------------------------|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|
|                                                                    |                  | Test Method |                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Min     | Max  |       |
| Functional Test, Minimum Voltage (Specified Limits)                | -                | 3014        | $V_{DD}$ =2.85V, $V_{SS}$ =0V $V_{IH}$ =1.98V, $V_{IL}$ =870mV (Pin Groups 1 and 2) $V_{IH}$ =2.85V, $V_{IL}$ =0V (Pin Group 3) $V_{OH}$ =2.465V, $V_{OL}$ =385mV (Pin Groups 4 to 7) $I_{OL}/I_{OH}$ =-3 / +6mA (Pin Group 4) $I_{OL}/I_{OH}$ =±200μA (Pin Group 5) $I_{OL}/I_{OH}$ =±100μA (Pin Group 6) $I_{OL}$ =-1mA (Pin Group 7) $C_{LOAD}$ <62pF Use patterns main_pattern (between labels "main_st" and "end_u_d") and $dsm_p1$ @10MHz Note 4    | Go/NoGo |      |       |
| Functional Test,<br>Maximum Voltage<br>(Specified Limits)          | -                | 3014        | $V_{DD}$ =3.45V, $V_{SS}$ =0V $V_{IH}$ =2.4V, $V_{IL}$ =1.05V (Pin Groups 1 and 2) $V_{IH}$ =3.45V, $V_{IL}$ =0V (Pin Group 3) $V_{OH}$ =3.065V, $V_{OL}$ =385mV (Pin Groups 4 to 7) $I_{OL}/I_{OH}$ =-3 / +6mA (Pin Group 4) $I_{OL}/I_{OH}$ =±200μA (Pin Group 5) $I_{OL}/I_{OH}$ =±100μA (Pin Group 6) $I_{OL}$ =-1mA (Pin Group 7) $C_{LOAD}$ <62pF Use patterns $main\_pattern$ (between labels "main_st" and "end_u_d") and $dsm\_p1$ @10MHz Note 4 | Go/NoGo |      | -     |
| CMOS Input<br>Voltage, Low<br>Level<br>(Minimum V <sub>DD</sub> )  | V <sub>IL1</sub> | -           | Pin Groups 1 and 2<br>V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>Use pattern <i>main_pattern</i><br>Note 5                                                                                                                                                                                                                                                                                                                                            | 855     | -    | mV    |
| CMOS Input<br>Voltage, High<br>Level<br>(Minimum V <sub>DD</sub> ) | V <sub>IH1</sub> | -           | Pin Groups 1 and 2<br>V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>Use pattern <i>main_pattern</i><br>Note 5                                                                                                                                                                                                                                                                                                                                            | -       | 1995 | mV    |



| Characteristics                                                                                         | Symbols             | MIL-STD-883 | Test Conditions                                                                                                                    | Lir | nits | Units |
|---------------------------------------------------------------------------------------------------------|---------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|
|                                                                                                         |                     | Test Method |                                                                                                                                    | Min | Max  |       |
| CMOS Output<br>Voltage, Low<br>Level<br>(High Current<br>Buffer at Minimum<br>V <sub>DD</sub> )         | V <sub>OL1_H</sub>  | 3007        | Pin Group 4<br>V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>I <sub>OL</sub> =-6mA<br>Use pattern <i>main_pattern</i><br>Note 6   | -   | 400  | mV    |
| CMOS Output<br>Voltage, Low<br>Level<br>(Low Current<br>Buffer at Minimum<br>V <sub>DD</sub> )          | V <sub>OL1_L</sub>  | 3007        | Pin Group 5<br>V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>I <sub>OL</sub> =-200μA<br>Use pattern <i>main_pattern</i><br>Note 6 | -   | 400  | mV    |
| CMOS Output<br>Voltage, Low<br>Level<br>(Buffer with Serial<br>Resistor at<br>Minimum V <sub>DD</sub> ) | V <sub>OL1_R</sub>  | 3007        | Pin Group 6<br>V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>I <sub>OL</sub> =-100μA<br>Use pattern <i>main_pattern</i><br>Note 6 | -   | 400  | mV    |
| CMOS Output<br>Voltage, Low<br>Level<br>(Open Drain<br>Buffer at Minimum<br>V <sub>DD</sub> )           | V <sub>OL1_OD</sub> | 3007        | Pin Group 7<br>V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>I <sub>OL</sub> =-1mA<br>Use pattern <i>main_pattern</i><br>Note 6   | -   | 400  | mV    |
| CMOS Output<br>Voltage, Low<br>Level<br>(High Current<br>Buffer at<br>Maximum V <sub>DD</sub> )         | V <sub>OL2_</sub> H | 3007        | Pin Group 4<br>V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V<br>I <sub>OL</sub> =-6mA<br>Use pattern <i>main_pattern</i><br>Note 6   | -   | 400  | mV    |
| CMOS Output<br>Voltage, Low<br>Level<br>(Low Current<br>Buffer at<br>Maximum V <sub>DD</sub> )          | V <sub>OL2_L</sub>  | 3007        | Pin Group 5<br>V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V<br>I <sub>OL</sub> =-200μA<br>Use pattern <i>main_pattern</i><br>Note 6 | -   | 400  | mV    |
| CMOS Output<br>Voltage, Low<br>Level<br>(Buffer with Serial<br>Resistor at<br>Maximum V <sub>DD</sub> ) | V <sub>OL2_R</sub>  | 3007        | Pin Group 6<br>V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V<br>I <sub>OL</sub> =-100μA<br>Use pattern <i>main_pattern</i><br>Note 6 | -   | 400  | mV    |
| CMOS Output<br>Voltage, Low<br>Level<br>(Open Drain<br>Buffer at<br>Maximum V <sub>DD</sub> )           | V <sub>OL2_OD</sub> | 3007        | Pin Group 7<br>V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V<br>I <sub>OL</sub> =-1mA<br>Use pattern <i>main_pattern</i><br>Note 6   | -   | 400  | mV    |



| Characteristics                                                                                          | Symbols             |             | Test Conditions                                                                                                                                | Lin  | nits | Units |
|----------------------------------------------------------------------------------------------------------|---------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|
|                                                                                                          |                     | Test Method |                                                                                                                                                | Min  | Max  |       |
| CMOS Output<br>Voltage, High<br>Level<br>(High Current<br>Buffer at Minimum<br>V <sub>DD</sub> )         | V <sub>OH1</sub> _H | 3006        | Pin Group 4<br>V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>I <sub>OH</sub> =3mA<br>Use pattern <i>main_pattern</i><br>Note 6                | 2.25 | -    | V     |
| CMOS Output<br>Voltage, High<br>Level<br>(Low Current<br>Buffer at Minimum<br>V <sub>DD</sub> )          | V <sub>OH1</sub> _L | 3006        | Pin Group 5<br>V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>I <sub>OH</sub> =200μA<br>Use pattern <i>main_pattern</i><br>Note 6              | 2.25 | -    | V     |
| CMOS Output<br>Voltage, High<br>Level<br>(Buffer with Serial<br>Resistor at<br>Minimum V <sub>DD</sub> ) | V <sub>OH1_R</sub>  | 3006        | Pin Group 6<br>V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>I <sub>OH</sub> =100μA<br>Use pattern <i>main_pattern</i><br>Note 6              | 2.25 | -    | V     |
| CMOS Output<br>Voltage, High<br>Level<br>(High Current<br>Buffer at<br>Maximum V <sub>DD</sub> )         | V <sub>OH2</sub> H  | 3006        | Pin Group 4<br>V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V<br>I <sub>OH</sub> =3mA<br>Use pattern <i>main_pattern</i><br>Note 6                | 3.05 | -    | V     |
| CMOS Output<br>Voltage, High<br>Level<br>(Low Current<br>Buffer at<br>Maximum V <sub>DD</sub> )          | V <sub>OH2_L</sub>  | 3006        | Pin Group 5<br>V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V<br>I <sub>OH</sub> =200μA<br>Use pattern <i>main_pattern</i><br>Note 6              | 3.05 | -    | V     |
| CMOS Output<br>Voltage, High<br>Level<br>(Buffer with Serial<br>Resistor at<br>Maximum V <sub>DD</sub> ) | V <sub>OH2_R</sub>  | 3006        | Pin Group 6<br>V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V<br>I <sub>OH</sub> =100μA<br>Use pattern <i>main_pattern</i><br>Note 6              | 3.05 | -    | V     |
| CMOS Input<br>Leakage Current,<br>Low Level (with<br>Pull-down)                                          | I <sub>IL_PD</sub>  | 3009        | Pin Group 1<br>V <sub>DD</sub> =3.45V<br>V <sub>SS</sub> =0V<br>V <sub>IN</sub> (Under Test)=0V<br>V <sub>IN</sub> (Remaining<br>Inputs)=3.45V | -250 | 250  | nA    |
| CMOS Input<br>Leakage Current,<br>Low Level                                                              | I <sub>IL</sub>     | 3009        | Pin Group 2<br>V <sub>DD</sub> =3.45V<br>V <sub>SS</sub> =0V<br>V <sub>IN</sub> (Under Test)=0V<br>V <sub>IN</sub> (Remaining<br>Inputs)=3.45V | 15   | 50   | μА    |



| Characteristics                                                            | Symbols            | MIL-STD-883 | Test Conditions                                                                                                                                         | Lin | nits | Units |
|----------------------------------------------------------------------------|--------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|
|                                                                            |                    | Test Method |                                                                                                                                                         | Min | Max  |       |
| CMOS Input<br>Leakage Current,<br>High Level (with<br>Pull-down)           | I <sub>IH_PD</sub> | 3010        | Pin Group 1<br>V <sub>DD</sub> =3.45V<br>V <sub>SS</sub> =0V<br>V <sub>IN</sub> (Under Test)=0V<br>V <sub>IN</sub> (Remaining<br>Inputs)=3.45V          | -75 | -30  | μΑ    |
| CMOS Input<br>Leakage Current,<br>High Level                               | I <sub>IH</sub>    | 3010        | Pin Group 2<br>V <sub>DD</sub> =3.45V<br>V <sub>SS</sub> =0V<br>V <sub>IN</sub> (Under Test)=0V<br>V <sub>IN</sub> (Remaining<br>Inputs)=3.45V          | -50 | -15  | μΑ    |
| High-Impedance<br>Output Leakage<br>Current, High<br>Level                 | Гоzн               | 3021        | Pin Group 7 V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V V <sub>OUT</sub> =3.45V Use pattern main_pattern, stop at label "llzhh" Note 7                  | -   | 10   | μА    |
| Serial Clock<br>Minimum Pulse<br>Width High<br>(Minimum V <sub>DD</sub> )  | <sup>t</sup> CLKH1 | 3003        | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From posedge SCLK (↑<br>#35) to negedge SCLK (↓<br>#35)<br>Use pattern <i>main_pattern</i><br>Note 10    | -   | 30   | ns    |
| Serial Clock<br>Minimum Pulse<br>Width Low<br>(Minimum V <sub>DD</sub> )   | <sup>t</sup> CLKL1 | 3003        | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From negedge SCLK (↓<br>#35) to posedge SCLK (↑<br>#35)<br>Use pattern <i>main_pattern</i><br>Note 10    | -   | 30   | ns    |
| Serial Data to<br>Serial Clock Setup<br>Time (Minimum<br>V <sub>DD</sub> ) | t <sub>DSU1</sub>  | 3003        | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From any edge of SDATA<br>(#34) to posedge SCLK (↑<br>#35)<br>Use pattern <i>main_pattern</i><br>Note 10 | -   | 10   | ns    |
| Serial Data to<br>Serial Clock Hold<br>Time (Minimum<br>V <sub>DD</sub> )  | t <sub>DH1</sub>   | 3003        | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From posedge SCLK (↑<br>#35) to any edge of<br>SDATA (#34)<br>Use pattern <i>main_pattern</i><br>Note 10 | -   | 10   | ns    |
| Serial Load<br>Minimum Pulse<br>Width High<br>(Minimum V <sub>DD</sub> )   | t <sub>PWH1</sub>  | 3003        | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From posedge S_WR (↑<br>#33) to negedge S_WR (↓<br>#33)<br>Use pattern <i>main_pattern</i><br>Note 10    | -   | 30   | ns    |





| Characteristics                                                                                  | Symbols             | MIL-STD-883 | Test Conditions                                                                                                                                        | Lin | nits     | Units |
|--------------------------------------------------------------------------------------------------|---------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|-------|
|                                                                                                  |                     | Test Method |                                                                                                                                                        | Min | Max      |       |
| Serial Clock<br>Rising Edge to<br>Serial Load Rising<br>Edge (Minimum<br>V <sub>DD</sub> )       | t <sub>CWR1</sub>   | 3003        | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From posedge SCLK (↑<br>#35) to posedge S_WR (↑<br>#33)<br>Use pattern <i>main_pattern</i><br>Note 10   | -   | 30       | ns    |
| Serial Clock<br>Falling Edge to<br>Enhancement<br>Write Transition<br>(Minimum V <sub>DD</sub> ) | t <sub>CE1</sub>    | 3003        | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From negedge SCLK (↓<br>#35) to any edge of E_WR<br>(#39)<br>Use pattern <i>main_pattern</i><br>Note 10 | -   | 30       | ns    |
| Serial Load Falling<br>Edge to Serial<br>Clock Rising Edge<br>(Minimum V <sub>DD</sub> )         | <sup>t</sup> WRC1   | 3003        | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From negedge S_WR (↓<br>#33) to posedge SCLK (↑<br>#35)<br>Use pattern <i>main_pattern</i><br>Note 10   | -   | 30       | ns    |
| Enhancement<br>Transition to<br>Serial Clock<br>Rising Edge<br>(Minimum V <sub>DD</sub> )        | <sup>t</sup> EC1    | 3003        | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From any edge of E_WR<br>(#39) to posedge SCLK (↑<br>#35)<br>Use pattern <i>main_pattern</i><br>Note 10 | -   | 30       | ns    |
| Reference Clock<br>Input Sensitivity                                                             | S <sub>FR</sub>     | -           | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>f <sub>IN</sub> =100MHz<br>Use pattern <i>mode</i> , stop at<br>label <i>mode_sp2</i><br>Note 11        | -   | -5       | dBm   |
| Prescaler Input<br>Sensitivity<br>(Minimum f <sub>IN</sub> )                                     | S <sub>FIN250</sub> | -           | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>f <sub>IN</sub> =250MHz<br>Use pattern <i>mode</i> , stop at<br>label <i>mode_sp2</i><br>Note 11        | -   | <b>5</b> | dBm   |
| Prescaler Input<br>Sensitivity<br>(Medium 1 f <sub>IN</sub> )                                    | S <sub>FIN300</sub> | -           | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>f <sub>IN</sub> =300MHz<br>Use pattern <i>mode</i> , stop at<br>label <i>mode_sp2</i><br>Note 11        | -   | -5       | dBm   |
| Prescaler Input<br>Sensitivity<br>(Medium 2 f <sub>IN</sub> )                                    | S <sub>FIN500</sub> | -           | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>f <sub>IN</sub> =500MHz<br>Use pattern <i>mode</i> , stop at<br>label <i>mode_sp2</i><br>Note 11        | -   | -5       | dBm   |





| Characteristics                                                                             | Symbols              | MIL-STD-883 | Test Conditions                                                                                                                                  | Lin  | nits | Units  |
|---------------------------------------------------------------------------------------------|----------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|------|--------|
|                                                                                             |                      | Test Method |                                                                                                                                                  | Min  | Max  |        |
| Prescaler Input<br>Sensitivity<br>(Medium 3 f <sub>IN</sub> )                               | S <sub>FIN1000</sub> | -           | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>f <sub>IN</sub> =1000MHz<br>Use pattern <i>mode</i> , stop at<br>label <i>mode_sp2</i><br>Note 11 | -    | -5   | dBm    |
| Prescaler Input<br>Sensitivity<br>(Medium 4 f <sub>IN</sub> )                               | S <sub>FIN2000</sub> | -           | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>f <sub>IN</sub> =2000MHz<br>Use pattern <i>mode</i> , stop at<br>label <i>mode_sp2</i><br>Note 11 | -    | -5   | dBm    |
| Prescaler Input<br>Sensitivity<br>(Medium 5 f <sub>IN</sub> )                               | S <sub>FIN3000</sub> | -           | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>f <sub>IN</sub> =3000MHz<br>Use pattern <i>mode</i> , stop at<br>label <i>mode_sp2</i><br>Note 11 | -    | -5   | dBm    |
| Prescaler Input<br>Sensitivity<br>(Maximum f <sub>IN</sub> )                                | S <sub>FIN3250</sub> | -           | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>f <sub>IN</sub> =3250MHz<br>Use pattern <i>mode</i> , stop at<br>label <i>mode_sp2</i><br>Note 11 | -    | -5   | dBm    |
| Prescaler Input<br>Sensitivity<br>(Maximum f <sub>IN</sub> ,<br>Typical V <sub>DD</sub> )   | S <sub>FIN3300</sub> | -           | V <sub>DD</sub> =3.15V, V <sub>SS</sub> =0V<br>f <sub>IN</sub> =3300MHz<br>Use pattern <i>mode</i> , stop at<br>label <i>mode_sp2</i><br>Note 11 | -    | 0    | dBm    |
| Prescaler Input<br>Sensitivity<br>(> Maximum f <sub>IN</sub> ,<br>Typical V <sub>DD</sub> ) | S <sub>FIN3550</sub> | -           | V <sub>DD</sub> =3.15V, V <sub>SS</sub> =0V<br>f <sub>IN</sub> =3550MHz<br>Use pattern <i>mode</i> , stop at<br>label <i>mode_sp2</i><br>Note 11 | -    | 0    | dBm    |
| Supply Current<br>during Phase<br>Noise<br>Measurements,<br>Typical Low V <sub>DD</sub>     | I <sub>DDOPPN1</sub> | 3005        | V <sub>DD</sub> =3V, V <sub>SS</sub> =0V<br>Note 13                                                                                              | 5    | 80   | mA     |
| Supply Current<br>during Phase<br>Noise<br>Measurements,<br>Typical High V <sub>DD</sub>    | I <sub>DDOPPN2</sub> | 3005        | V <sub>DD</sub> =3.3V, V <sub>SS</sub> =0V<br>Note 13                                                                                            | 5    | 80   | mA     |
| Phase Noise @<br>100Hz Offset,<br>Typical Low V <sub>DD</sub>                               | PN <sub>100</sub> 1  | -           | V <sub>DD</sub> =3V, V <sub>SS</sub> =0V<br>Note 12                                                                                              | -95  | -70  | dBc/Hz |
| Phase Noise @<br>1kHz Offset,<br>Typical Low V <sub>DD</sub>                                | PN <sub>1K</sub> 1   | -           | V <sub>DD</sub> =3V, V <sub>SS</sub> =0V<br>Note 12                                                                                              | -101 | -81  | dBc/Hz |

| Characteristics                                                | Symbols MIL-STD-883 | Test Conditions | Limits                                                |      | Units |        |
|----------------------------------------------------------------|---------------------|-----------------|-------------------------------------------------------|------|-------|--------|
|                                                                |                     | Test Method     |                                                       | Min  | Max   |        |
| Phase Noise @<br>10kHz Offset,<br>Typical Low V <sub>DD</sub>  | PN <sub>10K</sub> 1 | -               | V <sub>DD</sub> =3V, V <sub>SS</sub> =0V<br>Note 12   | -107 | -89   | dBc/Hz |
| Phase Noise @<br>100Hz Offset,<br>Typical High V <sub>DD</sub> | PN <sub>100</sub> 2 | -               | V <sub>DD</sub> =3.3V, V <sub>SS</sub> =0V<br>Note 12 | -95  | -83   | dBc/Hz |
| Phase Noise @<br>1kHz Offset,<br>Typical High V <sub>DD</sub>  | PN <sub>1K</sub> 2  | -               | V <sub>DD</sub> =3.3V, V <sub>SS</sub> =0V<br>Note 12 | -101 | -91   | dBc/Hz |
| Phase Noise @<br>10kHz Offset,<br>Typical High V <sub>DD</sub> | PN <sub>10K</sub> 2 | -               | V <sub>DD</sub> =3.3V, V <sub>SS</sub> =0V<br>Note 12 | -107 | -96   | dBc/Hz |

## **NOTES:**

## Continuity test

Comparison limit value, no measurement value recorded.

## 2. Dynamic current

For measurement of the dynamic current, the pattern  $main\_pattern$  is used and loops from first to last vector. Instantaneous current is measured and recorded (without any link to a specific vector number). total combined current for all  $V_{DD}$  pins. During the test, outputs are loaded with a capacitive load < 62 pF (tester load) but without active load. Comparators are disabled during this test.

## 3. Quiescent current

During quiescent current test, outputs are loaded without active current load but with a capacitive load < 62 pF (tester load).

The measurement is performed with the device having been initialised using pattern *mode*, stopped at end of vector labelled *pdwn\_sp*. Total combined current of all V<sub>DD</sub> pins.

The measurement accuracy is better than  $1\mu A$ .

## Functional test

During functional test, outputs are loaded with an active current load (when specified) and a capacitive load < 62 pF (tester load). For the active current load, the threshold load switching is set to  $V_{DD}/2$ .

Output comparison is performed as "strobe comparison". Strobe is placed 5% before the end of the period. For the open-drain output (i.e. pin 51, LD), comparison to the "High-Impedance" state may be masked for some vectors.

# 5. Input voltages

During input voltage test, outputs are loaded with an active current load (when specified) and a capacitive load < 62 pF (tester load). For the active current load, the threshold load switching is set to  $V_{DD}/2$ .

Measurements are performed using the test pattern *main\_pattern* (between the labels "main\_st" and "end\_u\_d"). The pattern is run with increasing or decreasing input voltage value of the pin under test until the first output fails. Remaining pins toggle with nominal input voltages.

All the values are tested and recorded for each input.

The measurement accuracy is better than 100mV.

## 6. Output voltages

Measurements are performed using the test pattern *main\_pattern*.

The device is configured into correct state so that outputs are placed in high or low voltages. Output current is sourced/sinked and the resulting voltage is measured.

All the values are tested and recorded for each output.

## 7. High impedance leakage current

The device is configured into the correct state using the pattern main\_pattern so that the pin under



PAGE 27

**ISSUE 1** 

test is in high impedance conditions (i.e. stop at label "llzhh"). All the values are tested and recorded for each output.

## 8. Test patterns

Number of vectors (clock periods) for patterns used during test are:

- main\_pattern 117065 vectors @ 1MHz (period = 1000ns) and 10MHz (period = 100ns)

- dsm\_p1 1806 vectors @ 1MHz (period = 1000ns)
 - mode 238 vectors @ 1 MHz (period = 1000ns)

# 9. <u>Timing generators</u>

All inputs use DATA mode timing generators (i.e. NRZ mode with zero delay) unless otherwise specified. The table below describes the timing generators. All patterns use the same set of timing





# generators:

| Timing<br>Generator<br>Number | Period<br>(ns) | Pin Group                                   | Delay<br>(ns) | Width<br>(ns) | Comp.<br>Start<br>(ns) | Comp.<br>Stop<br>(ns) | Format |
|-------------------------------|----------------|---------------------------------------------|---------------|---------------|------------------------|-----------------------|--------|
| 0                             | 1000           | 1 to 3                                      | 0             | -             | -                      | -                     | NRZ    |
|                               |                | 4 to 7                                      | -             | -             | -                      | 900                   | EDGE   |
| 1                             | 1000           | 1                                           | 0             | -             | -                      | -                     | NRZ    |
|                               |                | 2 and 3                                     | 100           | -             | -                      | -                     | NRZ    |
|                               |                | 4 to 7                                      | -             | -             | -                      | 950                   | EDGE   |
| 2                             | 1000           | 1 (except SCLK pin)                         | 0             | -             | -                      | -                     | NRZ    |
|                               |                | SCLK pin                                    | 250           | -             | -                      | -                     | NRZ    |
|                               |                | 2 and 3                                     | 100           | -             | -                      | -                     | NRZ    |
|                               |                | 4 to 7                                      | -             | -             | -                      | 950                   | EDGE   |
| 3                             | 1000           | 1                                           | 0             | -             | -                      | -                     | NRZ    |
|                               |                | 2 and 3                                     | 100           | -             | -                      | -                     | NRZ    |
|                               |                | 4 to 7                                      | -             | -             | -                      | 950                   | EDGE   |
| 4                             | 1000           | 1                                           | 0             | -             | -                      | -                     | NRZ    |
|                               |                | 2 and 3                                     | 100           | -             | -                      | -                     | NRZ    |
|                               |                | 4 to 7                                      | -             | -             | -                      | 950                   | EDGE   |
| 5                             | 100            | 1 (except SCLK pin)                         | 0             | -             | -                      | -                     | NRZ    |
|                               |                | SCLK pin                                    | 25            | -             | -                      | -                     | NRZ    |
|                               |                | 2 and 3                                     | 10            | -             | -                      | -                     | NRZ    |
|                               |                | 4 to 7                                      | -             | -             | -                      | 95                    | EDGE   |
| 6                             | 1000           | 1                                           | 0             | -             | -                      | -                     | NRZ    |
|                               |                | 2 and 3                                     | 100           | -             | -                      | -                     | NRZ    |
|                               |                | 4 to 7                                      | -             | -             | -                      | 950                   | EDGE   |
| 7                             | 1000           | 1 and 2                                     | 0             | -             | -                      | -                     | NRZ    |
|                               |                | 3                                           | 100           | -             | -                      | -                     | NRZ    |
|                               |                | 4 to 7                                      | -             | -             | -                      | 950                   | EDGE   |
| 8                             | 1000           | 1 (except S_WR,<br>S_CLK and SDATA<br>pins) | 0             | -             | -                      | -                     | NRZ    |
|                               |                | S_WR pin                                    | 600           | -             | -                      | -                     | NRZ    |
|                               |                | SCLK pin                                    | 250           | -             | -                      | -                     | NRZ    |
|                               |                | SDATA pin                                   | 100           | -             | -                      | -                     | NRZ    |
|                               |                | 2 and 4                                     | 100           | -             | -                      | -                     | NRZ    |
|                               |                | 4 to 7                                      | -             | -             | -                      | 950                   | EDGE   |
| 10                            | 1000           | 1                                           | 0             | -             | -                      | -                     | NRZ    |

| Timing<br>Generator<br>Number | Period<br>(ns) | Pin Group                                   | Delay<br>(ns) | Width<br>(ns) | Comp.<br>Start<br>(ns) | Comp.<br>Stop<br>(ns) | Format |
|-------------------------------|----------------|---------------------------------------------|---------------|---------------|------------------------|-----------------------|--------|
|                               |                | 2 and 3                                     | 100           | -             | -                      | -                     | NRZ    |
|                               |                | 4 to 7                                      | -             | -             | -                      | 950                   | EDGE   |
| 11                            | 1000           | 1                                           | 0             | -             | -                      | -                     | NRZ    |
|                               |                | 2 and 3                                     | 100           | -             | -                      | -                     | NRZ    |
|                               |                | 4 to 7                                      | -             | -             | -                      | 950                   | EDGE   |
| 12                            |                | 1 (except E_WR,<br>S_CLK and SDATA<br>pins) | 0             | -             | -                      | -                     | NRZ    |
|                               |                | E_WR pin                                    | 100           | -             | -                      | -                     | NRZ    |
|                               |                | SCLK pin                                    | 150           | -             | -                      | -                     | NRZ    |
|                               |                | SDATA pin                                   | 10            | -             | -                      | -                     | NRZ    |
|                               |                | 2 and 4                                     | 100           | -             | -                      | -                     | NRZ    |
|                               |                | 4 to 7                                      | -             | -             | -                      | 950                   | EDGE   |

# 10. <u>Dynamic measurements</u>

Parameters shall be measured and recorded for each dynamic parameter to be tested. The measurement accuracy is better than 0.5ns.

# 11. RF measurements

The frequency is set to the target frequency and output level at the FIN pin. The resulting output power is measured on DOUT.

The measurement accuracy is better than 0.1dB.

## 12. Phase Noise measurements

The Phase Noise measurements use a "Stack-and-Rack" solution. The parametric test settings are described hereafter:

- f<sub>IN</sub> =1920.4MHz
- $f_r = 100 \text{ MHz (0dBm)}$
- $f_c = 20MHz$
- Loop Bandwidth = 50kHz
- Register M = 8
- Register R = 4
- Register A = 6
- Register K = 5243
- Modulus = 10

# 13. Operating current during Phase Noise measurement

The parametric test settings are described in Note 12 above.

# 2.3.2 <u>High and Low Temperatures Electrical Measurements</u>

The measurements shall be performed at  $T_{amb}$ =+85 (+0 -5)°C and  $T_{amb}$ =- 40(+5-0)°C.

The characteristics, test methods, conditions and limits shall be the same as specified for Room Temperature Electrical Measurements, except as follows:



| Characteristics                             | Symbols MIL-STD-883 | Test Conditions | Limits                                                                                                   |     | Units |    |
|---------------------------------------------|---------------------|-----------------|----------------------------------------------------------------------------------------------------------|-----|-------|----|
|                                             |                     | Test Method     |                                                                                                          | Min | Max   |    |
| Standby Supply<br>Current with<br>Prescaler | I <sub>DDQ1</sub>   | 3005            | V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V<br>Use pattern <i>mode</i> ,<br>stop at label <i>pdwn_sp</i> | -   | 1000  | μА |

## 2.4 PARAMETER DRIFT VALUES

Unless otherwise specified, the measurements shall be performed at  $T_{amb}$ =+22  $\pm$  3°C.

The test methods and test conditions shall be as per the corresponding test defined in Room Temperature Electrical Measurements.

The drift values ( $\Delta$ ) shall not be exceeded for each characteristic specified. The corresponding absolute limit values for each characteristic shall not be exceeded.

| Characteristics                                                                        | Symbols              |            | Units    |     |     |
|----------------------------------------------------------------------------------------|----------------------|------------|----------|-----|-----|
|                                                                                        |                      | Drift      | Absolute |     |     |
|                                                                                        |                      | Value<br>Δ | Min      | Max |     |
| Supply Current during Phase Noise Measurements, Typical High V <sub>DD</sub>           | I <sub>DDOPPN2</sub> | ±10%       | 5        | 80  | mA  |
| CMOS Output Voltage, Low Level<br>(High Current Buffer at Minimum<br>V <sub>DD</sub> ) | V <sub>OL1_H</sub>   | ±50        | -        | 400 | mV  |
| CMOS Output Voltage, High Level (High Current Buffer at Minimum V <sub>DD</sub> )      | V <sub>OH1_H</sub>   | ±0.1       | 2.25     | -   | V   |
| Prescaler Input Sensitivity (Medium 1 f <sub>IN</sub> )                                | S <sub>FIN300</sub>  | ±2         | -        | -5  | dBm |

# 2.5 <u>INTERMEDIATE AND END-POINT ELECTRICAL MEASUREMENTS</u>

Unless otherwise specified, the measurements shall be performed at  $T_{amb}$ =+22 ±3°C.

The characteristics, test methods, conditions and limits shall be as specified for Room Temperature Electrical Measurements.

## 2.6 POWER BURN-IN CONDITIONS

# 2.6.1 <u>Electrical Test Conditions</u>

Electrical test conditions shall be in accordance with the table below:



| Characteristics                | Symbols         | Test Conditions | Units |
|--------------------------------|-----------------|-----------------|-------|
| Core Supply Voltage            | V1              | 3.45 (+0 -5%)   | V     |
| Output Bias Voltage            | V2              | 1.725 (±5%)     | V     |
| Input Voltage (Digital Inputs) | V <sub>IN</sub> | 0 to V1         | V     |
| Vector Length                  | t <sub>O</sub>  | 1               | μs    |

## 2.6.2 Environmental Test Conditions

Environmental test conditions shall be in accordance with the table below:

| Characteristics     | Symbols          | Test Conditions | Units |
|---------------------|------------------|-----------------|-------|
| Ambient Temperature | T <sub>amb</sub> | +125 (+0 -5)    | °C    |

## 2.6.3 Burn-in Stimulus

The device shall be burned-in using "functional" vectors.

The Burn-in stimulus shall be made with vectors looping indefinitely. Each vector shall be made with thirteen (13) drivers. Each driver uses DATA mode, i.e. Non Return to Zero (NRZ) mode with toggling at the beginning of the vector. Looping this burn-in pattern exercises the PLL and PD\_U/PD\_D outputs toggle.

The device shall be set up in direct mode and counters loaded with checkerboard values in such a way that the PD\_U and PD\_D pins toggle alternately. The device shall go sequentially through seven (7) bypass modes and sixteen (16) normal modes. Each mode includes eighty-six (86) vectors or forty-three (43) FIN clock cycles. FR (resp. MS2\_SEL and RND\_SEL) toggles every 11 (resp. 19 and 13) periods of FIN. There shall be 1978 vectors.

| PRE_EN       | A (hex) | K (hex) | M (hex) | R (hex) | FIN/FR ratio |  |  |  |
|--------------|---------|---------|---------|---------|--------------|--|--|--|
| By-pass mode |         |         |         |         |              |  |  |  |
| 1            | -       | -       | 155     | 2A      | 7.95         |  |  |  |
| 1            | -       | -       | 155     | 15      | 15.55        |  |  |  |
| 1            | -       | -       | AA      | 2A      | 3.98         |  |  |  |
| 1            | -       | -       | AA      | 15      | 7.77         |  |  |  |
| 1            | -       | -       | 1FF     | 15      | 23.27        |  |  |  |
| 1            | -       | -       | 1FF     | 3F      | 8            |  |  |  |
| 1            | -       | -       | 1FF     | 2A      | 11.91        |  |  |  |
| Normal mode  |         |         |         |         |              |  |  |  |
| 0            | 5       | 15555   | 155     | 15      | 155.7        |  |  |  |
| 0            | 5       | 15555   | 155     | 2A      | 79.66        |  |  |  |
| 0            | 5       | 15555   | AA      | 15      | 77.97        |  |  |  |
| 0            | 5       | 15555   | AA      | 2A      | 38.89        |  |  |  |
| 0            | 5       | 2AAAA   | 155     | 15      | 155.71       |  |  |  |



# ESCC Detail Specification No. 9202/077

| PRE_EN | A (hex) | K (hex) | M (hex) | R (hex) | FIN/FR ratio |
|--------|---------|---------|---------|---------|--------------|
| 0      | 5       | 2AAAA   | 155     | 2A      | 79.67        |
| 0      | 5       | 2AAAA   | AA      | 15      | 77.98        |
| 0      | 5       | 2AAAA   | AA      | 2A      | 39.9         |
| 0      | Α       | 15555   | 155     | 15      | 155.92       |
| 0      | Α       | 15555   | 155     | 2A      | 79.78        |
| 0      | Α       | 15555   | AA      | 15      | 78.2         |
| 0      | Α       | 15555   | AA      | 2A      | 40.01        |
| 0      | Α       | 2AAAA   | 155     | 15      | 155.94       |
| 0      | Α       | 2AAAA   | 155     | 2A      | 79.78        |
| 0      | Α       | 2AAAA   | AA      | 15      | 78.21        |
| 0      | Α       | 2AAAA   | AA      | 2A      | 40.02        |

#### 2.6.4 **Burn-in Schematic**

The following schematic shows a suitable burn-in configuration for a single socket.





#### **NOTES:**

- 1. V1 is connected via a 500mA fuse.
- 2. V2 is connected via a 100mA fuse.
- 3. All resistors have a tolerance of  $\pm 1\%$ . All capacitors have a tolerance of  $\pm 10\%$ .
- 4. D1, D2, D3 etc. are Driver Numbers.
- 5. TP1 and TP2 are the Test Probes.

### 2.7 OPERATING LIFE CONDITIONS

The conditions shall be as specified for Power Burn-in.



#### 2.8 <u>TOTAL DOSE RADIATION TESTING</u>

# 2.8.1 <u>Bias Conditions and Total Dose Level for Total Dose Radiation Testing</u>

Bias shall be applied during irradiation testing as specified below.

The total dose level applied shall be as specified in the component type variant information herein or in the Purchase Order.

The following schematic shows a suitable test configuration for a single socket in unbiased condition (OFF).



The following schematic shows a suitable test configuration for a single socket in biased condition (ON).





#### **NOTES:**

- $\rm V_{DD}$  =3.3V,  $\rm V_{CC}$  VCO=5±0.2V, +V\_{CC} AMP=5V and -V\_{CC}+AMP=-5V.  $\rm f_r$  =40MHz,  $\rm V_P$  =V  $_{SS}$  to  $\rm V_{DD}$  .
- 2.
- $f_{IN}$ =1920.4 MHz,  $V_P$ = $V_{SS}$  to  $V_{DD}$ . 3.
- 4. All resistors have a tolerance of  $\pm 1\%$ . All capacitors have a tolerance of  $\pm 10\%$ .
- 5. TP1, TP2 and TP3 are the Test Probes.
- 6. The table below shows how the device shall be serially programmed during Total Dose Radiation



**ISSUE 1** 

Testing so the  $f_{\mbox{\scriptsize IN}}$  frequency is 1920.4 MHz.

| Description         | Value  |
|---------------------|--------|
| R Counter           | 1      |
| K Counter           | 5243   |
| M Counter           | 8      |
| A Counter           | 6      |
| Reference Frequency | 40 MHz |

#### 2.8.2 <u>Electrical Measurements for Total Dose Radiation Testing</u>

Unless otherwise specified the measurements shall be performed at  $T_{amb}$ =22 $\pm$ 3 $^{o}$ C.

The characteristics, test methods, conditions and limits shall be as specified for Room Temperature Electrical Measurements.



# **APPENDIX 'A'**

# AGREED DEVIATIONS FOR PEREGRINE SEMICONDUCTOR EUROPE

| ITEMS AFFECTED                                                       | DESCRIPTION OF DEVIATIONS                                                                                                                                                                                                                   |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Deviations from Wafer<br>Lot Acceptance - Chart<br>F2                | The SEM inspection may be performed using the specified ESCC Method or, alternatively, may be carried out in accordance with the requirements of MIL-STD-883 Test Method 2018.                                                              |
| Deviations from<br>Screening Tests - Chart<br>F3                     | Following the PIND test, a Seal Test (Fine and Gross Leak) shall be performed in accordance with MIL-STD-883 Test Method 1014. An External Visual Inspection shall then be performed in accordance with ESCC Basic Specification No. 20500. |
|                                                                      | Initial High and Low Temperatures Electrical Measurements may be performed prior to Burn-in at the option of the Manufacturer.                                                                                                              |
|                                                                      | The Check for Lot Failure shall only take into account any failures during Room Temperature Electrical Measurements. The number of failed components shall not exceed 5% of the components submitted to Burn-in.                            |
|                                                                      | Room Temperature Electrical Measurements may be performed after Seal Test (Fine and Gross Leak).                                                                                                                                            |
| Deviations from<br>Qualification and<br>Periodic Tests - Chart<br>F4 | Permanence of Marking shall not be performed on devices which have been laser marked.                                                                                                                                                       |



Pages 1 to 10

# RADIOGRAPHIC INSPECTION OF ELECTRONIC COMPONENTS

**ESCC Basic Specification No. 20900** 

Issue 1 October 2002





#### LEGAL DISCLAIMER AND COPYRIGHT

European Space Agency, Copyright © 2003. All rights reserved.

The European Space Agency disclaims any liability or responsibility, to any person or entity, with respect to any loss or damage caused, or alleged to be caused, directly or indirectly by the use and application of this ESCC publication.

This publication, without the prior permission of the European Space Agency and provided that it is not used for a commercial purpose, may be:

- copied in whole, in any medium, without alteration or modification.
- copied in part, in any medium, provided that the ESCC document identification, comprising the ESCC symbol, document number and document issue, is removed.



ISSUE 1

# **DOCUMENTATION CHANGE NOTICE**

(Refer to https://escies.org for ESCC DCR content)

| DCR No. | CHANGE DESCRIPTION |
|---------|--------------------|
|         |                    |







ISSUE 1

# TABLE OF CONTENTS

| <u>1.</u>   | <u>SCOPE</u>                               | <u>5</u>  |
|-------------|--------------------------------------------|-----------|
| 1.1<br>1.2  | General<br>Alternative Standards           | 5<br>5    |
| <u>2.</u>   | EQUIPMENT AND MATERIALS                    | <u>5</u>  |
| <u>3.</u>   | PROCEDURE                                  | <u>5</u>  |
| 3.1         | General                                    | 5         |
| 3.2         | Mounting                                   | 6         |
| 3.3         | Penetrameters                              | 6         |
| 3.4         | Positioning of Components                  | 6         |
| 3.5         | Views                                      | 6         |
| 3.6         | Film and Marking                           | 6         |
| 3.7         | Non-film Techniques                        | 7         |
| 3.8         | Tests                                      | 7         |
| 3.9<br>3.10 | Processing Operating Personnel             | 7<br>7    |
| 3.10        | Operating Personner                        | ,         |
| <u>4.</u>   | INTERPRETATION OF RADIOGRAPHS              | <u>7</u>  |
| <u>5.</u>   | REPORTS AND RECORDS                        | <u>7</u>  |
| 5.1         | Reports of Inspection                      | 7         |
| 5.2         | Radiographs                                | 8         |
| 5.3         | Retention of Report and Radiographs        | 8         |
| <u>6.</u>   | <b>EXAMINATION AND ACCEPTANCE CRITERIA</b> | <u>8</u>  |
| <u>7.</u>   | ANCILLARY SPECIFICATIONS                   | <u>8</u>  |
| <u>8.</u>   | <u>FIGURES</u>                             | 9         |
| 8.1         | Figure 1: Penetrameter                     | 9         |
| <u>9.</u>   | <u>TABLES</u>                              | <u>10</u> |
| 9.1         | Table 1: Types of Penetrameter             | 10        |
| 9.2         | Table 2: Metric Conversion                 | 10        |



#### 1. SCOPE

#### 1.1 GENERAL

This specification describes the equipment and procedures to be used for the internal inspection of electronic components by radiographic means. When radiographic inspection is called for in an ESCC specification, it shall be used in conjunction with the relevant Ancillary ESCC Specification, numbered in the 209XXXX series, wherein the specific accept/reject criteria are prescribed (see Ancillary Specifications).

#### **NOTES:**

- 1. This type of inspection is not intended as an alternative to pre- and post- assembly visual examination.
- For certain component types, the opacity of the construction materials may effectively prevent radiographic identification of certain types of defects or materials from some or all possible viewing angles. This factor should be considered in relation to the design of the component when the application of this test method is specified.

#### 1.2 ALTERNATIVE STANDARDS

Where the configuration of a particular component is not in accordance with the examples shown in an Ancillary Specification, or where current in-house inspection drawings or standards (accepted in the PID) are to be used, it shall be the Manufacturer's responsibility to obtain the formal interpretation of the ESCC Executive, concerning any deviation.

#### 2. <u>EQUIPMENT AND MATERIALS</u>

The equipment and materials for this test shall include:-

- (a) Radiographic equipment with a sufficient energy level to penetrate the component. The focal distance shall be adequate to maintain a sharply defined image of an object with a major dimension of 0.0254mm.
- (b) Radiographic film: Very fine grain industrial X-ray film grade, either single or double emulsion.
- (c) Radiographic viewer: Capable of 0.0254mm resolution in major dimension.
- (d) Holding fixtures: Capable of holding component in the required positions without interfering with the accuracy or ease of image interpretation of all specified defects, or damaging component.
- (e) Film holder: A 1.6mm minimum lead-topped table or lead-backed film holder to prevent back-scatter of radiation.
- (f) Penetrameters: Suitable penetrameters as quality references for the radiographs.

#### 3. PROCEDURE

#### 3.1 GENERAL

The X-ray exposure factors, voltage, milli-ampere setting and time settings shall be selected or adjusted as necessary to obtain satisfactory exposures and achieve maximum image details of defect features within the sensitivity limitations of the component.

The X-ray voltage shall be the lowest consistent with these requirements, but shall in no case exceed 150 kV.



#### 3.2 MOUNTING

Components shall be mounted in the holding fixture so that they are not damaged or contaminated and are in the proper plane as specified. The components may be mounted in any type of fixture and masking with lead diaphragms or barium clay may be used to isolate multiple specimens. The fixtures or masking materials shall not block the view from the X-ray source to the film of any portion of the body of the component.

#### 3.3 PENETRAMETERS

As a quality reference, penetrameters shall be employed in all radiographic testing. The penetrameter image shall meet the following requirements:-

- (a) Penetrameter wires shall be visible on each radiograph.
- (b) Penetrameters shall be selected to give a radiographic density within ±10% of the density of the area of interest of the component under inspection.
- (c) Penetrameters shall be placed in diagonal corners on the source side of the film. The plane of the penetrameters shall be normal to the radiation beam. When 35mm film strip is used, the penetrameter shall be placed in a position normally occupied by a component and a penetrameter image shall be made (exposed) for every 50 components or every 40cm of film, whichever is more convenient.
- (d) Distortion of any penetrameter shall not exceed 10%.
- (e) The spacing between wires of a penetrameter shall not be distorted by more than 10%. The percentage of distortion as used in this specification is defined as follows:-

$$\frac{S0-S1}{S0} \times 100$$
, where

S0= actual wire spacing.

S1= Wire spacing as it appears on the X-ray film.

A suitable range of penetrameters is shown in Figure 1 and Table 1. Equivalent penetrameters, to give an image of similar quality, may be used.

#### 3.4 POSITIONING OF COMPONENTS

Components shall be radiographed in consecutive serial number order, when applicable. When a component is missing, the blank space shall contain either the serial number or an X-ray opaque object to assist in the accurate correlation of X-ray data.

Components shall be aligned in rows, starting with the lowest serial number in the top left-hand corner, continuing to the right, then forming a second row from left to right and so on. A clearance distance on the processed film of not less than 6.0mm shall be provided between the outer perimeters of all components, components and penetrameters, and components or penetrameters and the edge of the film.

#### 3.5 <u>VIEWS</u>

The directions of radiographic exposure shall be as prescribed for the component in the relevant Ancillary Specification.

#### 3.6 FILM AND MARKING

The radiograph film shall be in film holder backed with a minimum 1.6mm of lead, or the holder shall be placed on a lead-topped table. The film shall be identified such that the following information may be referenced to the radiograph:-



- (a) Component Manufacturer's name or code.
- (b) Component type or part number.
- (c) Production lot number or date code or inspection lot number.
- (d) Radiographic film view number and date.
- (e) Component serial numbers or cross-reference numbers, when applicable.
- (f) X-ray laboratory identification.

#### 3.7 NON-FILM TECHNIQUES

When specified, the use of non-film techniques is permitted if permanent records are not required. The equipment shall be capable of producing results of equal quality when compared with film techniques. All requirements of this specification shall be complied with, except those pertaining to the actual film.

#### 3.8 TESTS

The X-ray exposure factor shall be selected to achieve resolution of 0.0254mm major dimension, and a film density between 1 and 2 in the area of interest of the image.

Radiographs shall be made for each specified view.

#### 3.9 PROCESSING

The radiographic film Manufacturer's recommended procedure shall be used to develop the exposed film and the film shall be processed so that it is free of processing defects such as fingerprints, scratches, fogging, chemical spots, blemishes, etc.

#### 3.10 OPERATING PERSONNEL

The radiographic examination shall be carried out by the component Manufacturer. Personnel who will perform radiographic inspection shall be properly trained in the radiographic procedures and techniques so that defects revealed by this method can be validly interpreted and compared with applicable standards.

#### 4. INTERPRETATION OF RADIOGRAPHS

Utilising the equipment specified herein, radiographs shall be inspected to determine that each component conforms to the applicable standard and the relevant criteria. Defective components shall be rejected. Interpretation of the radiograph shall be made under low light level conditions without glare on the radiograph viewing surface. The radiographs shall be examined on a suitable illuminator with variable intensity or on a viewer suitable for radiographic inspection on projection-type viewing equipment. The radiograph shall be viewed at a magnification between x6 and x25. Viewing masks may be used when necessary.

#### 5. REPORTS AND RECORDS

#### 5.1 REPORTS OF INSPECTION

When specified in the appropriate ESCC specification, the manufacturer shall furnish inspection reports with each component delivery lot. The report shall describe the results of the radiographic inspection and list the following:-

- (a) Purchase Order number or equivalent identification.
- (b) Component type or part number.



PAGE 8

ISSUE 1



- (c) Date code.
- (d) Quantity inspected, with serial numbers, when applicable.
- (e) Quantity rejected, with serial numbers, when applicable
- (f) Date of inspection.

For each rejected component, the type or part number, serial number when applicable and cause for rejection shall be listed.

#### 5.2 RADIOGRAPHS

When specified in the appropriate ESCC specification, the Manufacturer shall furnish photographic reproductions of each radiograph relevant to a component delivery lot.

#### 5.3 RETENTION OF REPORT AND RADIOGRAPHS

The Manufacturer shall retain one set of the radiographs and a copy of the inspection report relevant to a component delivery lot for a minimum period of 3 years.

#### 6. EXAMINATION AND ACCEPTANCE CRITERIA

The detailed examination/inspection requirements for a component and the accept/reject criteria shall be as specified in the relevant Ancillary Specification.

#### 7. ANCILLARY SPECIFICATIONS

The following Ancillary Specifications in the ESCC 209XXXX series have been issued for use in conjunction with this specification:-

ESCC No. 2093000, Radiographic Inspection of Capacitors.

ESCC No. 2093501, Radiographic Inspection of Quartz Crystal Units.

ESCC No. 2093502, Radiographic Inspection of Surface Acoustic Wave (SAW) Devices.

ESCC No. 2094000, Radiographic Inspection of Resistors.

ESCC No. 2095000, Radiographic Inspection of Discrete Semiconductors (1).

ESCC No. 2099000, Radiographic Inspection of Integrated Circuits.

#### NOTES:

 For Discrete Mircrowave Semiconductor Devices (ESCC Generic Specification No. 5010), no individual ancillary specification for Radiographic Inspection exists. ESCC No. 2095000 should be used to the extent applicable.



#### 8. FIGURES

#### 8.1 <u>FIGURE 1: PENETRAMETER</u>



#### **NOTES:**

- 1. All dimensions are in inches.
- 2. Except for grooves and wires, dimensional tolerances shall be  $\pm\,0.005$  inch.
- 3. For the purpose of this specification, metric dimensions shall be in accordance with the conversion detailed in Table 2.



#### 9. TABLES

#### 9.1 TABLE 1: TYPES OF PENETRAMETER

| Penetrameter | Shim Stock<br>Thickness T<br>(Inches) | Wire Size (Inches) |       |        |        |       |       |
|--------------|---------------------------------------|--------------------|-------|--------|--------|-------|-------|
| Number       |                                       | Α                  | В     | С      | D      | E     | F     |
| 1            | 0.005                                 | 0.002              | 0.001 | 0.0005 | 0.0005 | 0.001 | 0.002 |
| 2            | 0.007                                 | 0.002              | 0.001 | 0.0005 | 0.0005 | 0.001 | 0.002 |
| 3            | 0.010                                 | 0.003              | 0.002 | 0.001  | 0.001  | 0.002 | 0.003 |
| 4            | 0.015                                 | 0.003              | .002  | 0.001  | 0.001  | 0.002 | 0.003 |
| 5            | 0.025                                 | 0.005              | 0.003 | 0.002  | 0.002  | 0.003 | 0.005 |
| 6            | 0.035                                 | 0.005              | 0.003 | 0.002  | 0.002  | 0.003 | 0.005 |

#### **NOTES:**

- 1. Shim stock shall be made of steel.
- 2. Wires shall be made of tungsten, except for penetrameters used with relays, in which case, copper wires shall be utilised.
- 3. Groove details are not critical. Wire shall be flush or below plastic and located as shown.
- 4. Centre sections shall be made of clear plastic of low X-ray density.
- 5. All materials shall be bonded with clear-type cement.
- 6. Plastic cement shall have a low X-ray density.
- 7. Dimensions, except grooves and wires, shall be  $\pm$  0.005 inch.
- 8. In addition to bonding the penetrameter sections, assemblies may be fastened within 0.250 inch of each corner; bottom face to be flush.
- 9. Fastener shall not interfere with the end-use of the penetrameter.
- 10. For the purpose of this specification, metric dimensions shall be in accordance with the conversion detailed in Table 2.

#### 9.2 TABLE 2: METRIC CONVERSION

| inches | mm    | inches | microns |
|--------|-------|--------|---------|
| 1.000  | 25.40 | 0.035  | 889     |
| 0.750  | 19.05 | 0.025  | 635     |
| 0.625  | 15.88 | 0.015  | 381     |
| 0.500  | 12.70 | 0.010  | 254     |
| 0.375  | 9.52  | 0.007  | 178     |
| 0.250  | 6.35  | 0.005  | 127     |
| 0.125  | 3.17  | 0.003  | 77      |
|        |       | 0.002  | 55      |
|        |       | 0.001  | 25      |
|        |       | 0.0005 | 13      |



# european space agency agence spatiale européenne

Pages 1 to 10

# RADIOGRAPHIC INSPECTION OF INTEGRATED CIRCUITS

ESA/SCC Basic Specification No. 2099000



# space components coordination group

|            |                | Approved by   |                                    |  |
|------------|----------------|---------------|------------------------------------|--|
| Issue/Rev. | Date           | SCCG Chairman | ESA Director General or his Deputy |  |
| Issue 1    | September 1994 | Tommer!       | A som                              |  |
|            |                |               |                                    |  |
|            |                |               |                                    |  |



PAGE 2

ISSUE 1

# **DOCUMENTATION CHANGE NOTICE**

| Rev.   | Rev          |           | CHANGE | Approved         |
|--------|--------------|-----------|--------|------------------|
| Letter | Rev.<br>Date | Reference | Item   | Approved DCR No. |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        | :            |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
| i      |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              |           |        |                  |
|        |              | <u> </u>  |        |                  |



PAGE 3

ISSUE 1

# **TABLE OF CONTENTS**

| 1.   | SCOPE                                                  | <u>Page</u><br><b>4</b> |
|------|--------------------------------------------------------|-------------------------|
| 2.   | GENERAL REQUIREMENTS                                   | 4                       |
| 2.1  | Applicability                                          | 4                       |
| 2.2  | Procedure                                              | 4                       |
| 3.   | X-RAY PHOTOGRAPHS                                      | 4                       |
| 4.   | DETAILED REQUIREMENTS                                  | 4                       |
| 4.1  | Reject Criteria                                        | 4                       |
| 4.2  | Presence of Extraneous Matter                          | 4                       |
| 4.3  | Unacceptable Construction                              | 5                       |
| FIGU | RES                                                    |                         |
| I    | Particle Locations, Pigtails, Trimming Wires and Voids | 6                       |
| П    | Acceptable and Unacceptable Bonding Material Build-up  | 7                       |
| III  | Extraneous Bonding Material Build-up                   | 8                       |
| IV   | Clearance in Dual In-Line or Flat Pack Type Device     | 9                       |
| V    | Clearance in Round Transistor Type Device              | 10                      |



**PAGE** 

ISSUE 1

4

#### 1. SCOPE

This specification, to be read in conjunction with ESA/SCC Basic Specification No. 20900, Radiographic Inspection, contains additional requirements to be applied to Integrated Circuits.

#### 2. GENERAL REQUIREMENTS

#### 2.1 APPLICABILITY

The following criteria may not be varied or modified after commencement of any inspection stage. Any ambiguity or proposed deviation shall be referred to the Qualifying Space Agency for resolution and approval.

#### 2.2 PROCEDURE

All items shall be examined in such a manner that a minimum of handling and movement of the components is involved.

#### 3. X-RAY PHOTOGRAPHS

Each component shall be radiographed once along one axis.

#### 4. **DETAILED REQUIREMENTS**

#### 4.1 REJECT CRITERIA

The individual device examination shall include, but not be limited to, inspection for foreign particles, build-up of bonding material, placement of lead wires, bond of lead to semiconductor element and lead to terminal post, and mounting of semiconductor element. Any device for which the radiograph reveals any of the following defects shall be rejected.

#### 4.2 PRESENCE OF EXTRANEOUS MATTER

Extraneous matter (foreign particles) shall include, but not be limited to:-

- (a) Any foreign particle, loose or attached, greater than 0.0254mm (see Figure I), or of any lesser size which is sufficient to bridge non-connected conducting elements of the device.
- (b) Any wire tail extending beyond its normal end by more than two diameters at the semiconductor die pad or by more than four wire diameters at the package post (see Figure I).
- (c) Any burr on a post (header lead) greater than 0.08mm in its major dimension or of such configuration that it may break away.
- (d) Excessive semiconductor element bonding material build-up.
- (1) A semiconductor element shall be mounted and bonded so that it is not tilted more than 10 degrees from the normal mounting surface. The bonding agent that accumulates around the perimeter of the semiconductor element and touches the side of the semiconductor element shall not accumulate to a thickness greater than that of the semiconductor element (see Figures II and III). Where the bonding agent is built up, but is not touching the semiconductor element, the build-up shall not be greater than twice the thickness of the semiconductor element.
- (2) There shall be no visible extraneous material of 0.0254mm or larger in the major dimension. Loose bonding material will be considered extraneous material. Excessive (but not loose) bonding material will not be considered extraneous unless it fails to meet the requirements of Paragraph 4.2(d) (1) or the accumulation of bonding material is in the pedestal form (see Figures II and III).
- (e) Gold flaking on the header or posts or anywhere inside the case.
- (f) Extraneous ball bonds anywhere inside the case, except for attached residue when rebonding is allowed.



PAGE 5

ISSUE 1

#### 4.3 UNACCEPTABLE CONSTRUCTION

In the examination of devices, the following aspects shall be considered unacceptable construction and devices that exhibit the following defects shall be rejected:-

- (a) Voids When radiographing devices, certain types of mounting do not give true representations of voids. When such devices are inspected, the mounting shall be noted on the inspection report (see Figure I).
- (1) Contact area voids in excess of one-half of the total contact area.
- (2) A single void equal to the length of the semiconductor element.
- (3) A single void that traverses the width of the semiconductor element.
- (b) Wires present other than those connecting specific areas of the semiconductor element to the external leads. Device designs calling for the use of such wires, including jumping wires, are acceptable (see Figure I).
- (c) Cracks, splits or chips of the electrical elements.
- (d) Defective seal Any device wherein the integral lid seal is not continuous or is reduced from its designed sealing width by more than 75%. Expulsion resulting from the final sealing operation is not considered extraneous material as long as it can be established that it is attached to the parent material and does not exhibit a tear-drop confuguration (i.e. where the base support's least dimension is smaller than the dimension it is supposed to support).
- (e) Inadequate clearance Acceptable devices shall have adequate internal clearance to ensure that the elements cannot contact one another or the case. No cross-overs shall be allowed. Depending upon the case type, devices shall be rejected for the following conditions:-
- (1) Flat pack and dual-in-line (see Figure IV).
  - (a) Any lead wire that appears to touch or cross another lead wire or bond (Y plan only).
  - (b) Any lead wire that deviates from a straight line from bond to external lead and appears to be within 0.05mm of another wire or bond (Y plane only).
  - (c) Lead wires that do not deviate from a straight line from bond to external lead and appear to touch antoher wire or bond (Y plane only).
  - (d) Any lead wire that touches or comes within 0.05mm of the case or external lead to which it is not attached (X and Y planes).
  - (e) Any bond that is less than 0.025mm (excluding bonds connected by a common conductor) from another bond (Y plane only).
  - (f) Any wire making a straight line run from die bonding pad to package post that has no arc.
- (2) Round Transistor Type (see Figure V).
  - (a) Any lead wire that touches or comes within 0.05mm of the case or external lead to which it is not attached (X and Y planes).
  - (b) Lead wires that sag below an imaginary plane across the top of the bond (X plane only).
  - (c) Any lead wire that appears to touch or cross another lead wire or bond (Y plane only).
  - (d) Any lead wire that deviates from a straight line from bond to external lead and appears to touch or be within 0.05mm of another wire or bond (Y plane only).
  - (e) Any bond that is less than 0.025mm (excluding bonds connected by a common conductor) from another bond (Y plane only).
  - (f) Any wire making a straight line run from die bonding pad to package post that has no arc.



**PAGE** 

ISSUE 1

6

# FIGURE I - PARTICLE LOCATIONS, PIGTAILS, TRIMMING WIRES AND VOIDS

(a) Particle Locations, Pigtails & Trimming Wires

Reject - Wire tail longer than 2.0 wire diameters at pad or 4.0 wire diameters at post



(b) Voids





PAGE

ISSUE 1

# FIGURE II - ACCEPTABLE AND UNACCEPTABLE BONDING MATERIAL BUILD-UP



Acceptable up to 2x thickness of semiconductor element





**PAGE** 

ISSUE 1

# FIGURE III - EXTRANEOUS BONDING MATERIAL BUILD-UP



<u>DETAIL A</u>
2x semiconductor element height maximum



PAGE

ISSUE 1

9

# FIGURE IV - CLEARANCE IN DUAL-IN-LINE OR FLAT PACK TYPE DEVICE



PAGE 10

ISSUE 1

# FIGURE V - CLEARANCE IN ROUND TRANSISTOR TYPE DEVICE

#### (a) X-AXIS CLEARANCE



### (b) Y-AXIS CLEARANCE

